Compiler Directives Pre-module directives: `resetall

`timescale 1ns/10ps Post-module directives: End-module directives:

U\_11

If mapmod 1 then make wait available

each ppossible RAS or CAS Makes CPU run outside the visible area

Add this for software control of turbo mode **Declarations** Ports: wire cas; wire clk; wire hx; turbo\_o wire m8;
wire mapmod; adff adff Switch CLK To make CLK for CPU wire n\_dis; wire n\_rd; wire n\_rfsh; turbo preclk clk\_cpu turbo wire n\_rst; wire preclk; wire ras; turbo\_wr wire turbo; wire turbo wr; xtal mux wire vclk; wire xtal; U\_4 wire clk cpu;
wire n\_wait\_cpu;
wire n\_wet;
wire turbo\_o; n\_rst n\_rst n\_rst Diagram Signals:
wire din;
wire dout; turbo\_o wire dout1; wire dout2; wire dout3; ras wire dout4;
wire dout5; n\_rst FOR TESTS ONLY adff cas wire dout6; adff U\_9 wire q; Turbo require shifted wait U\_0 U\_6 U\_7 n\_dis mux n\_wet U\_5 To prevent CLK distortions clk\_cpu FOR TESTS ONLY vclk vclk and1 n\_wait\_cpu U\_12 and1 or1 U\_10 U\_3 U\_1 and1 n\_rfsh mapmod

| Aleste Team |                             | Project:                                       | AlesteOrig |
|-------------|-----------------------------|------------------------------------------------|------------|
|             |                             | Turbo mode extension for original Aleste 520ex |            |
| Title:      | Turbo Mode Board Design     |                                                | 3          |
| Path:       | AlesteOrig_lib/turbo/struct | ]                                              |            |
| Edited:     | by valery on 10 Nov 2017    | 1                                              |            |