

# YAC513

# 2-Channel Floating D/A Converter

#### OUTLINE

YAC513 is floating D/A converter with a 10-bit mantissa block and a 7-step exponent block, which generates analog output of 16-bit dynamic range. It is suitable for the stereo FM sound source LSI such as YMF271 (OPX) or YMF278 (OPL4).

#### **■ FEATURES**

- Two-channel floating D/A converter.
- 16-bit dynamic range.
- Internal conversion of MSB first 16-bit digital data to floating point data.
- With buffer operational amplifier, analog output is available easily.
- Built-in analog switches for sample and hold operations.
- One-channel operation is possible.
- Si-gate CMOS process and accurate thin film register.
- 5-9V single power supply.
- 16 pin plastic DIP (YAC513-D) or 16-pin plastic SOP (YAC513-M).

1994. 03

# ■ PIN CONFIGURATION



# ■ PIN DESCRIPTION

| No. | Pin Name | I/O | Function                                                                    |  |  |  |  |  |
|-----|----------|-----|-----------------------------------------------------------------------------|--|--|--|--|--|
| 1   | VDD      | _   | Power supply $(+5 \sim +9V)$                                                |  |  |  |  |  |
| 2   | VSS      |     | Ground                                                                      |  |  |  |  |  |
| 3   | VDD      | _   | Power supply $(+5 \sim +9V)$                                                |  |  |  |  |  |
| 4   | SEL      | I   | Selection of operation ('H': 1-channel operation, 'L': 2-channel operation) |  |  |  |  |  |
| 5   | CLK      | I   | Digital data input Bit clock                                                |  |  |  |  |  |
| 6   | WDCK     | I   | Digital data input Word clock                                               |  |  |  |  |  |
| 7   | LRCK     | I   | Digital data input L/R clock                                                |  |  |  |  |  |
| 8   | DIN      | I   | igital data input Serial data (2's complement, MSB first)                   |  |  |  |  |  |
| 9   | TST1     | I   | LSI test terminal (connect to VSS)                                          |  |  |  |  |  |
| 10  | CH1      | OA  | Analog switch CH1 output                                                    |  |  |  |  |  |
| 11  | CH2      | OA  | Analog switch CH2 output                                                    |  |  |  |  |  |
| 12  | TST2     | I   | LSI test terminal (connect to VSS)                                          |  |  |  |  |  |
| 13  | SWIN     | IA  | Analog switch CH1/CH2 common input                                          |  |  |  |  |  |
| 14  | MP       | IA  | Analog shifter reference voltage input (bais to 1/2VDD)                     |  |  |  |  |  |
| 15  | CV       | - A | DAC center voltage terminal (connect to MP terminal via buffer)             |  |  |  |  |  |
| 16  | AOUT     | OA  | CH1/CH2 analog output (connect to SWIN terminal via buffer)                 |  |  |  |  |  |

(Note) A: Analog terminal

#### ■ BLOCK DIAGRAM



#### ■ FUNCTION DESCRIPTION

MSB first serial data synchronized with CLK clock is inputted to DIN terminal and latched on the falling edge of WDCK clock.

The data is converted to the floating data (10-bit mantissa and 7-step exponent). 10-bit mantissa is sent to the 10-bit DAC and 7-step exponent is sent to the analog shifter. The value determined by this process is outputted to AOUT. The signal outputted from AOUT is inputted to SWIN via buffer OP-AMP. The signal inputted to SWIN is allocated to each channel by analog switch according to LRCK clock and outputted to CH1 or CH2.

Add sample-hold capacitor to CH1 and CH2 to hold analog signal of each terminal period.

CV outputs 1/2VDD voltage determined by internal resistors. For stabilization, add  $10\mu F$  capacitor to CV and connect CV to MP via buffer OP-AMP.

When SEL is held to high-level, one-channel operation is selected and analog signals are outputted from CH1 regardless of LRCK clock.

# ■ INPUT FORMAT



## ■ SAMPLE CIRCUIT



#### • recommended conditions

- 1) Recommend three-terminal voltage regulator ( $78 \times 05$ , etc.) for power supply.
- 2) Recommend NJM4560, NJM2100 (JRC) for buffer OP-AMP.

Or recommend following.

Offset: within 2.0mV

Through rate:  $4V/\mu s$  or more

Output current capability: 20mA or more

# 3) Circuit value

|       | VDD  | CTB [pF] | RSH [Ω] | CSH [pF] |
|-------|------|----------|---------|----------|
| 16DID | 5~8V | None     | 24      | 1800     |
| 16DIP | 9V   | None     | 39      | 1800     |
| 16SOP | 5~8V | 10       | 360     | 2200     |
|       | 9V   | 10       | 360     | 1800     |

# ■ ELECTRIC CHARACTERISTICS

### 1. Absolute Maximum Rating

| Parameter             | Symbol | Rating                   | Unit |
|-----------------------|--------|--------------------------|------|
| Power supply voltage  | Vdd    | -0.3 ~ 15.0              | V    |
| Input voltage         | Vı     | $-0.3 \sim V_{DD} + 0.5$ | V    |
| Operating temperature | Тор    | − 25 ~ 70                | °C   |
| Storage temperature   | Tstg   | <b>−50 ~125</b>          | °C   |

# 2. Recommended Operating Condition

| Parameter             | Symbol | Min. | Typ. | Max. | Unit |
|-----------------------|--------|------|------|------|------|
| Power supply voltage  | VDD    | 4.75 | 5.00 | 9.45 | V    |
| Operating temperature | Тор    | - 25 | 25   | 70   | °C   |

### 3. DC Characteristics

| Parameter                | Symbol | Condition         | Min.    | Тур. | Max. | Unit    |
|--------------------------|--------|-------------------|---------|------|------|---------|
| Power supply current     | IDD    | $V_{\rm DD}=5.0V$ |         |      | 6.0  | mA      |
| Input voltage high-level | VIH    | *1                | 0.66VDD |      |      | V       |
| Input voltage low-level  | VIL    | *1                |         |      | 1.0  | V       |
| Input leakage current    | ILK    | *1, VDD=5.0V      |         |      | 1.0  | $\mu A$ |
| Input capacitance        | Cı     | *1                |         |      | 5    | pF      |

<sup>\*1)</sup> Applicable to CLK, WDCK, LRCK DIN and SEL terminals.

## 4. DC Characteristics

| Parameter           | Symbol       | Min. | Тур. | Max. | Unit |
|---------------------|--------------|------|------|------|------|
| CLK clock frequency | fc           | 1.0  | 8.6  | 9.0  | MHz  |
| high-level time     | tн           | 55   |      |      | ns   |
| rise time           | tr           |      |      | 30   | ns   |
| fall time           | tf           |      |      | 30   | ns   |
| DIN setup time      | tos          | 60   |      |      | ns   |
| hold time           | tрн          | 0    |      |      | ns   |
| WDCK setup time     | tws          | 40   |      |      | ns   |
| hold time           | twн          | 5    |      |      | ns   |
| LRCK setup time     | tlrs         | 60   |      |      | ns   |
| hold time           | <b>t</b> LRH | 0    |      |      | ns   |

# • DIN timing



# 5. Analog Characteristics (Condition: Ta=25°C, VDD=5.0V, measured by sample circuit)

| Parameter                 | Symbol | Condition    | Min. | Typ.   | Max. | Unit |
|---------------------------|--------|--------------|------|--------|------|------|
| Maximum output voltage    | Vo     | *1           |      | 1/3Vdd |      | V    |
| Total harmonic distortion | THD0   | 1 KHz, 0dB   |      | 0.06   | 0.15 | %    |
|                           | THD40  | 1 KHz, -40dB |      | 0.30   | 0.55 | %    |
| Dynamic range             | DR     |              |      | 92     |      | dB   |
| Cross talk                | CT     | 1 KHz, 0dB   |      | -73    |      | dB   |

<sup>\*1)</sup> peaktopeak

# ■ EXTERNAL DIMENSIONS





The specifications of this product are subject to improvement changes without prior notice.



# YAMAHA CORPORATION

Address inquiries to:

Semi-conductor Sales Department

■ Head Office 203, Matsunokijima, Toyooka-mura,

Iwata-gun, Shizuoka-ken, 438-01 Electronic Equipment business section Tel. 0539-62-4918 Fax. 0539-62-5054

■ Tokyo Office

2-17-11, Takanawa, Minato-ku, Tokyo, 108 Tel. 03-5488-5431 Fax. 03-5488-5088

■ Osaka Office 3-12-9, Minami Senba, Chuo-ku,

Osaka City, Osaka, 542 Shinsaibashi Plaza Bldg. 4F Tel. 06-252-7980 Fax. 06-252-5615

YAMAHA Systems Technology. 981 Ridder Park Drive San Jose, CA95131 ■ U.S.A. Office

Tel. 408-437-3133 Fax. 408-437-8791