CBCS SCHEME

18CS33

## Third Semester B.E. Degree Examination, Dec.2019/Jan.2020 **Analog and Digital Electronics**

Time: 3 hrs. Max. Marks: 100

Note: Answer any FIVE full questions, choosing ONE full question from each module.

### Module-1

- Explain the construction, working and characteristics of photo diode. Explain the construction, working and characteristics of proof under.

  With hysteresis characteristics explain the working of Schmitt trigger circuit (Inverting).

  (06 Marks)

  - With a neat circuit diagram and mathematical analysis explain voltage divider bias circuit.

### OR

- Explain the working of R-2R ladder D to A converter.
- Explain successive approximation A to D converter. Show how IC-555 timer can be used as an astable multivibrator. (06 Marks) (08 Marks)

On completing your answers, computsorily draw diagonal cross lines on the remaining blank. Any revealing of identification, appeal to evaluator and for equations written eg. 42+8=50, w

ortant Note : 1. 6

# Module-2

- Find the minimum SOP and minimum POS expressions for the following function using K-map.  $f(A, B, C, D) = \sum_m (1, 3, 4, 11) + \sum_d (2, 7, 8, 12, 14, 15)$ . (06 Marks) What are the disadvantages of K-map method? How they are overcome in Quine Mccluskey
- what a circle disadvantages in Centap intended. How method f(A, B, C, D) =  $\Sigma$  (0, 1, 2, 5, 6, 7, 8, 9, 10, 14). What i Mar Ente ed Var ble method? Using VCV met (A, B, C, D) =  $\Sigma$  (2, 5, 4, 5, 13, 5) + 6, (8, 416, 11). function: (06 Marks) OR
- With the help of flow chart explain how to determine minimum sum of products using (06 Marks)
- Karnaugh map.
  Using Q-M method simplify the following function
- $F(A, B, C, D) = \sum_{m}(2, 3, 7, 9, 11, 13) + \sum_{d}(1, 10, 15).$  With example explain Petrik's method. (08 Marks)
- (06 Marks)
- a. What are hazards in digital circuits? Explain different types of hazards. (06 Marks)
  b. Implement full subtractor using 3 to 8 decoder and NAND gates. (06 Marks)
  c. Differentiate between PAL and PLA. Realize following functions using PLA. Give PLA table and internal connection diagram for the PLA (Use as many common terms as possible)
  - $\begin{aligned} F_1(1, b, c, d) &= \sum_{m} (1, 2, 4, 5, 6, 8, 10, 12, 14) \\ F_2(a, b, c, d) &= \sum_{m} (2, 4, 6, 8, 10, 11, 12, 14, 15) \end{aligned}$ (08 Marks)

# What is Multiplexer? Implement following function using 8:1 MUX

- f(A, B, C, D)=  $\Sigma_m$ (1, 2, 5, 6, 9, 12) (08 Marks) Design Hexadecimal (Binary) to ASCII Code Converter using suitable ROM. Give the (08 Marks)
- connection diagram of ROM. Explain Simulation and testing of digital circuits. (06 Marks)

18CS33

## Modute-4

- Explain the structure of VHDL program. Write VHDL code for 4 bit parallel adder using full adder as component.
  - Explain the working of SR latch using NOR gates. Show how SR latch can be used for
  - Differentiate between Latch and Flip Flop. Show how SR flipflop can be converted to D flip

- Derive the characteristics equations for D. T, SR and JK flipflops. (08 Marks)
  Draw the logic diagram of master slave JK flipflop using NAND gates and explain the working with suitable timing diagram. (07
  With example explain the syntax of conditional signal assignment statement in VHDL (07 Marks)
- (05 Marks)

- Module-5
  What is shift register? Explain the working of 8 bit SISO shift register using SR flip flop.
  (06 Marks)
  - With the help of state graph, state and transition tables and timing diagram explain sequential parity checker.
  - sequential parity checker.

    Design a random counter using T flip flops whose transition graph is shown in Fig.Q.9(c).

    (08 Marks)



OR

- What is register? Explain how 4 bit register with data, load, clear and clock input is constructed using D flip flops With a block diagram explain the working of n-bit parallel adder with accumulator.
  - (06 Marks) Differentiate between Moore and Melay machines. Analyze following Moore sequential (08 Marks)



# USN

# Third Semester B.E. Degree Examination, D c.2018/Jan.2019 Analog and Digital Electronics

Time: 3 hrs. Max. Marks: 100

Note: Answer any FIVE full questions, choosing ONE full question from each module.

# Module-1

- Explain construction and working principle of operations of n-channel D-MOSFET along with its drain and trans-conductance characteristics. (10 Marks)
  - b. Write the difference between JEFT's and MOSFET's.

(05 Marks)

c. For a given self-bias configuration in Fig.Q.1(c), determine: i)  $I_{d_q}$  and  $V_{g'eq}$  ii)  $V_{ds}$  and  $V_{D}$ .

(05 Marks)



2 a List of difference be ween it eals no practive op-amp a uplific . (06 Marks)
b. With a neat diagram and waveform explain astable multiviorator using 355 timers. (07 Marks)

c. With neat diagram and waveform explain the working of relaxation oscillator.

(07 Marks)

(06 Marks)

## Module-2

- 3 a. Explain positive and negative logic. List the equivalence between them. (08 Marks)
  - b. Find the minimal SOP form for the given min-terns using K-map.

 $F(A, B, C, D) = \sum m(4, 5, 6) + d(10, 12, 13, 14, 15).$ 

c. Find the minimal POS form for the given MAX-TERM using K-map

 $f(a, b, c, d) = \pi M (5, 7, 8, 9, 12) + d(0, 6, 10, 15).$  (06 Marks)

## OR

Using Quine-Me-Clusky method simplify the following Boolean equation.

 $f(a, b, c, d) = \sum m(0, 1, 10, 11, 13, 15) + d(2, 3, 12, 14).$ 

(10 Marks)

b. Define Hazard. Explain different types of Hazards.

(06 Marks)

c. Write the VHDL code for the circuit shown in Fig.Q.4(c):

(04 Marks)

