

# Centre for Heterogeneous and Intelligent Processing Systems

Department of ECE | PES University | Electronic City Campus Presents

Two Day Workshop on



January 19th and 20th, 2024, PESU - EC Campus







### **Standard Cell Design, Characterization and Synthesis**

Centre for Heterogeneous and Intelligent Processing Systems

Department of ECE | PES University | Electronic City Campus

# Standard Cell-based ASIC Design Flow







# Standard Cell-based ASIC Design Flow



- Standard Cells: simple cells such as AND, NAND, flip-flop etc. that are optimally designed and modeled in a library, fixed height
- Macros: complex cells such as full-adder, multiplier, memory etc.
- Allows high degree of automation



# Standard Cells in CHIPS (Digital)



- Standard cell methodology is widely used in ASIC design for efficiency and flexibility.
- ASIC library kits contain pre-defined cells for automated design and optimization.
- Multiple cell variations allow trade-offs between area, speed, and power.
- Challenge: Identifying specific cells within large libraries can be difficult.
- Solution: Standardization across libraries for easier use.





### Standard Cells

#### What is a Standard cell why do we need it

- Designers work at a higher level using hardware description languages (HDL)
   like Verilog or Very High-Speed Integrated Circuit HDL (VHDL).
- Implementation at the device level involves converting the design into an interconnection of simple, well-defined blocks, akin to Lego toys.
- These blocks, known as standard cells, are crucial for achieving the final chip, and they must adhere to specific design rules.
- These Standard cells will have a standard height but can varying width. The height is fixed based on a Complex standard cell in the Library.
- Automated tools handle the interconnection process, ensuring that the final chip is DRC/LVS clean.
- Characterization of Standard cells is one of the important processes carried out in the process of designing and manufacturing the chip.





# Standard Cells in CHIPS (Digital)

#### **Standard cell Library?**

The cells can be categorized as follows:

- 1) Logic Cells implementing Boolean logic.
- 2) Latches and Flip-flops to implement the state storage etc.
- 3) Clock Buffers (CLKBUF).
- 4) Regular Buffers/Inverters (BUF)
- 5) tri-state buffers (TBUF).
- 6) Special Cells Tie, Filler, Tap, Boundary Cells

#### **Cell Name Rules**

The cell name is followed by

- 1) the **number of inputs it has,** and
- 2) ending with X1, X2, etc., indicate relative drive strengths.

**Example:** NAND2X1 Indicates Standard Cell NAND with 2 inputs and driving capacity of X1

Slide 51 and 52 to be added





# **Standard Cell Naming Convention**

**Objective:** Ensure clarity, consistency, and efficiency in library management and design workflows.

#### Importance:

- **Reduced ambiguity:** Consistent naming helps engineers across departments easily identify and reference cells.
- Streamlined communication: Common language facilitates collaboration and problem-solving during design.
- Improved efficiency: Avoids redundancy and ensures efficient utilization of library resources.

#### **Key Elements:**

- Logic Function: Clearly defines the cell's functionality (e.g., NAND2, DFF).
- Number of Inputs: Specifies the number of input signals the cell accepts.
- Drive Strength: Indicates the cell's ability to drive subsequent logic (e.g., X2, X0P5M).





# Naming Table

| Category            | Naming Standards                                                                                                                      | Example(s)             |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Combinational Cells | <ul> <li>Function prefix (e.g., NAND, OR)</li> <li>Input count suffix (e.g., 2, 3)</li> <li>Optional drive strength suffix</li> </ul> | NAND2X4,<br>AOI22X0P5M |
| Sequential Cells    | <ul> <li>Function prefix (e.g., DFF, TFF)</li> <li>Clock type suffix (e.g., C, P)</li> <li>Optional drive strength suffix</li> </ul>  | DFFC1X2, TFFPX0P5M     |
| Power Cells         | <ul> <li>Function prefix (e.g., BUF, LDO)</li> <li>Drive strength suffix</li> </ul>                                                   | BUF1X2, LDOX0P5M       |

| Category |               | Naming standards                                                                |  |
|----------|---------------|---------------------------------------------------------------------------------|--|
|          | Combinational | <logic><inputs>X<drivestrength></drivestrength></inputs></logic>                |  |
|          | Sequential    | <logic><special inputs=""><output>X<number></number></output></special></logic> |  |
|          | Power cells   | <function>X<pitchsize></pitchsize></function>                                   |  |





# Naming Examples

| Logic<br>Function | Inputs | Drive | Cell Name        |
|-------------------|--------|-------|------------------|
| AND               | 2      | 1X    | AND2X1           |
| OR                | 3      | 2X    | OR <b>3</b> X2   |
| NAND              | 3      | 4X    | NAND <b>3</b> X4 |

| Storage<br>Function | Output   | Drive<br>Strength | Cell Name         |
|---------------------|----------|-------------------|-------------------|
| DFF                 | Q        | 1X                | DFF <b>Q</b> X1   |
| DFFN                | QN       | 1X                | DFFN <b>QN</b> X1 |
| DFF                 | Q and QN | 1X                | DFFX1             |

| Storage function | Edge<br>Sensitivit<br>y | Set | Reset | 1X Drive | Cell Name         |
|------------------|-------------------------|-----|-------|----------|-------------------|
| DFF              | -ve                     | X   | X     |          | DFFN <b>SR</b> X1 |
| DFF              | +ve                     | X   | X     |          | DFF <b>SR</b> X1  |
| JKFF             | +ve                     |     | X     |          | JKFF <b>R</b> X1  |

| Logic<br>Function | Inputs | Drive Strengths | Cell Name |
|-------------------|--------|-----------------|-----------|
| AND               | 2      | 1X              | AND2X1    |
| AND               | 2      | 2X              | AND2X2    |
| INV               | 1      | 1X              | INVX1     |



# Standard Cells in CHIPS (Digital)

#### Standard cell Library?

| CELL NAME           | FUNCTION                                                                        |
|---------------------|---------------------------------------------------------------------------------|
| AND2X1              | Y = A.B                                                                         |
| AND2X2              | Y = A·B                                                                         |
| AOI21X1             | Y=NOT(A·B + C)                                                                  |
| AOI22X1             | Y=NOT(A·B + C·D)                                                                |
| BUFX2               | Y = A                                                                           |
| BUFX4               | Y = A                                                                           |
| CLKBUF1             | Y = A                                                                           |
| CLKBUF2             | Y = A                                                                           |
| CLKBUF3             | Y = A                                                                           |
| DFFNEGX1            | D-Type Flip-flop with negative edge clock                                       |
| DFFPOSX1            | D-Type Flip-flop with positive edge clock                                       |
| DFFSR               | D-Type Flip-flop with positive edge clock an<br>negative SET and negative RESET |
| FAX1                | YS = A B C\nYC = A·B + B·C + C·A                                                |
| FILLCELL_1,2,4,8,16 | Filler Cells                                                                    |
| HAX1                | YS = A B\nYC = A-B                                                              |
| INVX1               | Y = NOT(A)                                                                      |
| INVX2               | Y = NOT(A)                                                                      |
| INVX4               | Y = NOT(A)                                                                      |

| LATCH   | D-Type Latch with positive clock level |  |
|---------|----------------------------------------|--|
| MUX2X1  | 2 to 1 Multiplexer                     |  |
| NAND2X1 | Y = NOT (A·B)                          |  |
| NAND3X1 | Y = NOT (A·B·C)                        |  |
| NOR2X1  | Y = NOT(A+B)                           |  |
| NOR3X1  | Y = NOT(A+B+C)                         |  |
| OAI21X1 | Y = NOT((A+B) ·C)                      |  |
| OAI22X1 | $Y = NOT((A+B) \cdot (C+D))$           |  |
| OR2X1   | Y = NOT(A+B)                           |  |
| OR2X2   | Y = NOT(A+B)                           |  |
| TBUFX1  | Y = A·EN; Y = HiZ for( NOT E)          |  |
| TBUFX2  | Y = A·EN; Y = HiZ for( NOT E)          |  |
| XNOR2X1 | Y = NOT (A <u>B.)</u>                  |  |
| XOR2X1  | Y = A B                                |  |







Standard cell height can be measured as the number of tracks multiplied by track height.





Standard Cell height = Number of tracks x track height = 8 x 0.56 = 4.48um

Metals are routed only on the grids

The minimum metal width is half of the track height Ex: 0.56/2 =0.28

The minimum metal spacing is half of the track height. Ex: 0.56/2 = 0.28





There are three main considerations in the Standard cell design. They are Height, Track and Pitch

**Height**: What is Height and Width of Each cell?

- All cells in a standard cell Library should have the same height and with varying Width. The cells are placed in rows of the placement blocks in chip-level or block-level designs.
- The Standard cell height will be equal to the height of the placement rows (track) and the width will vary according to the area and complexity that the cell has.
- The height of the placement Row is defined by the Largest cell in the standard Library.
- Both Height and width parameters should be multiple of Pitch (P)



Row of a placement block





There are three main considerations in the Standard cell design. They are Height, Track and Pitch

**Track** 

: The minimum spacing between the horizontal grids is 1 track

- Track is the unit that is used to define the Standard cell height.
- There can be various tracks such as 12-track, 9-track, 7-track, 6.5 track etc.
- A 12-track Standard cell is taller than a 9-track Standard cell. In 12-track more of the space is available for routing. These are not dense.
- Lower tracks usually have less height and they are dense and hence used for dense-based designs.
- Higher track Standard cells have more area hence the performance of this kind of cells is less than lower track Standard cells.







**Pitch**: What about Pitch Size and How it is used in Routing?

 Pitch is an important terminology used in the Standard cells: the minimum spacing between the vertical grid line pitch









Standard cell height can be measured as the number of tracks multiplied by track height.





Standard Cell height = Number of tracks x track height = 8 x 0.56 = 4.48um

Metals are routed only on the grids

The minimum metal width is half of the track height Ex: 0.56/2 =0.28

The minimum metal spacing is half of the track height. Ex: 0.56/2 = 0.28





#### **Different Schemes used in defining Pitch Size**



- Metal 1 routing wire width is 0.3uM and Minimum separation is two adjacent metal 1 layers is 0.3uM.
- The Pitch size is 0.6uM
- In this scheme, it will have High routing grid density but the Via's should be placed with a separation of 2 pitch size vertically as well as horizontally.
- For Simple circuits involving few Vias this scheme can be used.





#### **Different Schemes used in defining Pitch Size**



- Metal 1 routing wire width is 0.3 uM and Metal1-2 Via is of 0.4 uM.
- The Pitch size is 0.65uM
- In this scheme, it will have Medium routing grid density but the Via's should be placed with a separation of 2 pitch sizes vertically or horizontally.
- For circuits involving average Vias this scheme can be used.





#### **Different Schemes used in defining Pitch Size**



- Metal 1 routing wire width is 0.3uM and Metal1-2 Via is of 0.4uM.
- If two Via are adjacent, then the Pitch size is 0.7uM
- In this scheme, it will have Medium routing grid density but the Via's should be placed with a separation of 1 pitch size vertically or horizontally.
- For circuits involving HIGH Vias (more IOs) this scheme can be used.





#### **Pin Position**



Pins to be positioned on the crossing points of grids







VDD Rail – Generally (3-5)times the Minimum width of the Metal1. Think Vdd and Gnd lines are used to provide adequate current to ALL the cells in the ROW

N well extension Outside PR boundary: Nwell is extended so that N-well of neighboring PMOS cells merges — i.e., Common N-Well

The PR boundary: This gives size of cell-It's height is taken from center of VDD and GND line and width by excluding the extensions

Outside PR boundary, The VDD and GND lines are extended which helps to abut the neighboring cells automatically

Spacing between PR boundary and n/P type active region is to provide spacing/isolation between neighboring standard cell MOS devices







The M1\_Nwell Via and M1\_N+ diffusion Vias should be placed on the Left corners of the PR boundary.

The M1\_Nwell Via placement leads to an extension of 0.8uM from PR boundary. Therefore VDD, GND, and N-well layers are extended by the same value.





#### **Standard Cells – Abutment and Routing Grid**

#### **Imposing Abutment**



#### **Imposing Routing Grid**





### **Digital VLSI Design**

### **Standard Cells - Characterization Steps**







### Standard Cells Characterization

#### Characterization of Standard cells will use

- ✓ Extracted **spice netlist** from layout,
- ✓ **Spice models** from Process Design Kit and
- ✓ Characterization parameters like temperature, input slew, output loads, voltage supply

The basic cell design flow contains:



Physical Abstraction i.e.,
Physical description of Cell in
LEF

Characterization – Timing,
Power and so on in LIB





## Standard Cells Information Required: In ASIC Design

Standard Cell library information required to implement an ASIC design is as follows

#### 1. Circuit Information:

Circuit schematics, layouts, circuit netlists (derived from schematics), and parasitic extracted netlists (extracted from layouts) are essential.



Figure 4: Circuit Information a) Schematic b) Layout c) Circuit Netlist d) Netlist with parasitic Information

The netlists are used for the following purposes:

- 1. Schematic netlist LVS.
- 2. Layout netlist Timing extraction.





# Standard Cells Information Required: In ASIC Design

Standard Cell library information required to implement an ASIC design is as follows

- 2. Abstracted Views of Standard Cells: Abstract views include
  - a) bounding dimensions,
  - b) Routing obstructions, and
  - c) Pin locations for each standard cell.







# Standard Cells Information Required: In ASIC Design

Standard Cell library information required to implement an ASIC design is as follows

#### 3. Timing, Power, Functionality, and Operating Conditions:

- Data provided in Synopsys Liberty format (\*.lib file).
- Used by synthesizers and the Place and Route (P&R) tool.

#### 4. Cell Models in Verilog/VHDL:

Verilog/VHDL models are required for all standard cells.





### Standard Cells: LEF file Generation

#### LEF File

**Header Part** 

Technological Information

Cell Descriptive Part

Standard Cell Information

Design Rules Related to Layers used in Place and Route (PAR) process like Minimum Metal Width, Space and so on

Library Designer defined rules like Pitch, Preferred Metal direction, Geometric Information of Vias used

Optionally some electrical properties of layers like Maximum current, Resistance per square

```
LAYER Metal1
  TYPE ROUTING :
  DIRECTION HORIZONTAL:
  PITCH 0.6 0.6 :
  WIDTH 0.3
  SPACING 0.3 :
  RESISTANCE RPERSQ 0.101 :
  CAPACITANCE CPERSODIST 0.000132
  EDGECAPACITANCE 8.8e-05 :
  MINIMUMDENSITY 0.25 :
  ANTENNAMODEL OXIDE1 :
    ANTENNAAREARATIO 200 :
  DCCURRENTDENSITY AVERAGE 2 :
END Metal1
LAYER Via1
  TYPE CUT :
  SPACING 0.3 :
  WIDTH 0.2 :
  ANTENNAMODEL OXIDE1 :
    ANTENNAAREARATIO 20 :
  DCCURRENTDENSITY AVERAGE 0.1 :
END Via1
```





### Standard Cells: LEF file







### Standard Cells: LIF file

#### Why LIB File?

- In the process of synthesis, the RTL Code need to be converted into a Structural information containing interconnections of number of Standard cells to replicate RTL functionality.
- Extracting the Cell functionality, Wire delay, Power and timing constraints directly from Standard cells in GDSII form will be complicated.
- Therefore, LIB files are used where it gives simple model for delay, function, constraints and power of cell/gate level- Cell characterization





### **THANK YOU**

**Centre for Heterogeneous and Intelligent Processing Systems** 

**Department of ECE | PES University | Electronic City Campus** 

## **THANK YOU**

**Centre for Heterogeneous and Intelligent Processing Systems** 

**Department of ECE | PES University | Electronic City Campus** 



### **Digital VLSI Design**

#### **Standard Cells – Fixing Height for Standard Cell Library**

- How to choose/Fix Cell Height for a standard cell Library ?
  - Height of cell is defined by Largest cell in the standard Library. Example: Let us say the standard Library has D-FF (which is the Largest cell) which is uses a Height of 15uM=25xP, then for all other cells the Height is defined as 25P





### **Digital VLSI Design**

#### **Standard Cells**



#### Parameter values for INV1X1

Based on the discussion during Lab 3: Dynamic characteristics, we use  $W_p=2\times W_n\Rightarrow W_p=4\mu m$  and  $W_p=2\mu m$ 

| 1           | 10000                      | 1                      | 1                                                                                                      |
|-------------|----------------------------|------------------------|--------------------------------------------------------------------------------------------------------|
| Layer 1     | Layer 2                    | Min. Spacing $(\mu m)$ | Comments                                                                                               |
| PrBoundary  | N-Imp                      | 0.2                    | b/w 2 N-Imp, there should be atleast $0.4 \mu m$                                                       |
| PrBoundary  | P-Imp                      | 0.2                    | b/w 2 P-Imp, there should be atleast $0.4 \mu m$                                                       |
| PrBoundary  | N-Well                     | ≥ 0.9                  | To ensure overlapping b/w neighbor cells                                                               |
| M1(VDD/GND) | PrBoundary                 | $\geq 0.5$             | Horizontal extension is chosen based on M1_PSUB placement                                              |
| M1(VDD/GND) | S of MOS                   | 0.9                    | In complex layout, this spacing would help us to route the signals through M1 between VDD & S/D of MOS |
| N-Well      | PrBoundary<br>(North west) | 1.6                    | Based on M1_NWELL Via definition                                                                       |

