## **ALU Project Documentation**

Varun G - 6122

### Introduction

The Arithmetic Logic Unit (ALU) is a fundamental combinational digital circuit designed to perform arithmetic and logical operations on binary data. This project presents a scalable, modular ALU implemented in Verilog that supports a variety of operations. The ALU is designed to be parameterised in width and includes error detection and pipelined multiplication support. The ALU is structured into operand-type-specific submodules to evaluate efficiently and maintain modularity.

## **Objectives**

- Implement a Verilog-based ALU supporting multiple arithmetic and logic operations.
- Create modular subblocks based on operand usage (OPA, OPB, both).
- Support optional multiplication with wider output result using a compile-time macro.
- Incorporate input and command validation with error signalling.
- Simulate and verify functional correctness using waveform inspection and flag outputs.
- Ensure no redundant code using code coverage.

## **Architecture**



The architecture is divided into:

• Inputs: clk, rst, ce, cmd, cin, mode, opa, opb, and inp\_valid

#### • Submodules:

- o alu\_opA: Handles single-operand operations using opa
- alu\_opB: Handles single-operand operations using opb
- o alu\_two\_op: Handles operations requiring both opa and opb

### • Control Logic:

- Checks if the command is valid for the current mode
- Verifies if the correct operand availability (inp\_valid) is given

Enables the correct submodule

#### Output Logic:

- Multiplexes the result from the active submodule
- o Generates flags: cout, oflow, g, I, e, err

#### Pipelining:

- Multiplication operations introduce one extra cycle
- Intermediate results are latched to preserve output timing

# Working

- The operation is determined by the opcode (cmd) and execution mode.
- inp\_valid is used to indicate whether OPA, OPB, or both are valid for the current operation.
- The command validator and operand validator activate only the relevant submodule using enable.
- Based on mode:
  - Arithmetic operations (mode = 1): ADD, SUB, INC\_MUL, SHL\_MUL, etc.
  - Logical operations (mode = 0): AND, XOR, SHR1, ROL, etc.
- For rotation operations (ROL, ROR), the MSBs of opb are checked to ensure the rotate amount is valid using \$clog2(OP\_WIDTH).
- Outputs are muxed from the correct submodule.
- If cmd or inp\_valid is mismatched or undefined, err is asserted and other flags/results are cleared.

## Result

The ALU has been successfully simulated with a wide variety of test cases covering:

- Correct execution for all arithmetic and logic instructions
- Overflow and carry conditions
- Error detection when invalid inp\_valid is provided
- Verification of rotation limits
- Output flags (cout, oflow, g, l, e, err) showing correct values
- Waveforms confirm correct behavior across all modules

#### 2 cycle Delay:



#### 3 cycle Delay:



```
DEC B OVE
# [PA55]
# [PASS]
               INC A COUT
               INC B COUT
# [PASS]
# [PASS]
                  ROL ERR
                  ROR ERR
# [PASS]
              SUB CIN EQ1
# [PASS]
# [PASS]
              SUB CIN EQ0
            SUB CIN UNDER
# [PASS]
            ADD SIGN NEG
# [PASS]
# [PASS]
              ADD SIGN EQ
# [PASS]
              SUB SIGN EQ
             INC MUL MAXA
# [PASS]
# [PASS]
             INC MUL MAXB
              INC MUL BIG
# [PASS]
            ADD_SIGN TEST
# [PASS]
# [PASS]
           SUB SIGN TEST
# [PASS]
            INC MUL TEST
             SHL MUL TEST
# [PASS]
# [PASS]
                  ERR RST
# Total: 62 Passed: 62 Failed: 0
```

Functional correctness is demonstrated via simulation log and waveform traces.

## Conclusion

This ALU is:

- Fully modular and parameterized
- Synthesizable across different widths and configurations
- Error-aware with proper flag generation
- Well-structured to allow easy expansion or integration

The top module alu\_top.v orchestrates all control and datapath decisions, while operand-type-specific submodules (alu\_opA, alu\_opB, alu\_two\_op) perform the actual computation.

# **Future Improvement**

To further enhance the design:

- Support additional operations.
- Apply formal verification techniques for exhaustive correctness.
- Optimize for area/power for FPGA/ASIC synthesis.