| State               | Description                                                                                                                                                                    | Encoding |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Number              | -                                                                                                                                                                              |          |
| S1                  | $R7 \rightarrow mem_{address}$                                                                                                                                                 | 0001     |
| (instruction_fetch) |                                                                                                                                                                                |          |
| S2                  | $I_{3-5}$ or $I_{9-11} \rightarrow A1_{RF}$<br>$I_{6-8} \rightarrow A2_{RF}$<br>$D1$ or $I_{0-5\rightarrow SE6} \rightarrow T1$<br>$D2 \rightarrow T2$<br>$R7 \rightarrow alu$ | 0010     |
|                     | $+1 \rightarrow alu$ $alu \rightarrow R7$                                                                                                                                      |          |
| S3                  | $T1 \rightarrow alu$ $T2 \rightarrow alu$ $alu \rightarrow T3$ $I_{9-11} \rightarrow A1_{RF}$ $D1 \rightarrow T1$                                                              | 0011     |
| S4                  | $T3 \rightarrow D3$ $I_{9-11} \rightarrow A3_{RF}$                                                                                                                             | 0100     |
| S5                  | $I_{0-8} \rightarrow DE \rightarrow D3$ $I_{9-11} \rightarrow A3_{RF}$ $R7 \rightarrow alu$ $+1 \rightarrow alu$ $alu \rightarrow R7$                                          | 0101     |
| S6                  | $T3  ightarrow mem_{address}$ , alu $T1  ightarrow mem_{data}$ $T1  ightarrow alu$ $alu  ightarrow t3$ $Logic  ightarrow R_{PE}$                                               | 0110     |
| S7                  | $R7 \rightarrow alu$ $I_{0-5\rightarrow SE6} \ or \ (+1) \rightarrow alu$ $alu \rightarrow R7$                                                                                 | 0111     |
| S8                  | $R7 \rightarrow alu$ $+1 \rightarrow alu$ $alu \rightarrow T3$ $I_{0-8} \rightarrow SE9 \rightarrow T2$                                                                        | 1000     |

| S9    | $T3 \rightarrow D3$                         | 1001 |
|-------|---------------------------------------------|------|
|       | $I_{9-11} \to A3_{RF}$                      |      |
|       | $R7 \rightarrow alu$                        |      |
|       | $T2 \rightarrow alu$                        |      |
|       | alu or $T2 \rightarrow R7$                  |      |
| S10   | $I_{9-11} \to A1_{RF}$                      | 1010 |
|       | $D1 \rightarrow T3$                         |      |
|       | $I_{0-7} \rightarrow R_{PE}$                |      |
|       | $R7 \rightarrow alu$                        |      |
|       | $+1 \rightarrow alu$                        |      |
|       | $alu \rightarrow R7$                        |      |
| S11   | $T3 \rightarrow mem_{address}$              | 1011 |
|       | $edb \rightarrow T1$                        |      |
| S12   | $R_{PE} \rightarrow PE \rightarrow A3$      | 1100 |
|       | $T1 \rightarrow D3$                         |      |
|       | $T3 \rightarrow alu$                        |      |
|       | $+1 \rightarrow alu$                        |      |
|       | $alu \rightarrow T3$                        |      |
|       | $Logic \rightarrow R_{PE}$                  |      |
| S13   | $I_{9-11} \to A1_{RF}$                      | 1101 |
|       | $D1 \rightarrow T3$                         |      |
|       | $I_{0-7} \rightarrow R_{PE}$                |      |
| S14   | $R_{PE} \rightarrow PE \rightarrow A1_{RF}$ | 1110 |
|       | $D1 \rightarrow T1$                         |      |
| S40   | $T3 \rightarrow mem_{address}$              | 1111 |
|       | $edb \rightarrow T3$                        |      |
|       | $Zero_{Checker} \rightarrow Zero_{flag}$    |      |
| Reset |                                             | 0000 |
|       |                                             |      |

#### FLOWGRAPH FOR VARIOUS INSTRUCTIONS

#### ADD



#### • ADC



#### • ADZ



#### • ADI



## • NDU



## • NDC



## • NDZ



## • LHI



## • LW



## • SW



## • BEQ



## • JAL



#### • JLR



#### • LM



## • SM



#### FSM for the System:



Decoders are used after states S1, S2, S3, S6, S12 to decide what next state will be by taking into consideration the op-code given in the instruction.