# JADAVPUR UNIVERSITY

# Faculty of Engineering & Technology

| Name. | TATH                                   | ACIATA | SUR |  |
|-------|----------------------------------------|--------|-----|--|
|       | ** · · · · · · · · · · · · · · · · · · |        |     |  |

| Class CSE -               | VG / Sec. Al. Roll No. | .0.00.01.0301030 |
|---------------------------|------------------------|------------------|
| Date of Experiment22./.   | 01/24 Date of Subm     | Ission29 101 124 |
|                           |                        | miner            |
|                           | organical of Later     |                  |
| NAME                      | CO-WORKER              | ROLL             |
| Shyam Sundar Karmal       | (ar                    | 002310501025     |
| Samim Sekh                |                        | 002310501026     |
| Pratyay Mar               | •••                    | 002310501027     |
| Jeyosmit Pal              | •••                    | 0023105010 28    |
| Abir Chakraborty          | •••                    | 002310501029     |
| Anirudh Modi              | •••                    | 002310501031     |
|                           |                        |                  |
|                           |                        |                  |
|                           |                        |                  |
|                           | •••                    |                  |
|                           |                        |                  |
|                           |                        |                  |
| Experiment No 04-A        |                        |                  |
| Commence at 11:00 A M     | Comple                 | ted at2:00 PM    |
| Name of Teacher concerned |                        |                  |
|                           |                        |                  |
|                           |                        |                  |
| TITLE: Touth table        | of basic logic g       | later and        |
| NAND gate o               | as a Universa          | L Logic gate     |
| NAND gate                 | 7-Th of bas            | ic gates and     |
| NAND gate                 | as Universal           | gate             |

Apparatus used:-

(i) IC-7400

(ii) Regulated DC power supply

(iii) Bread board (iv) LED (v) Resistor

I(-7400:

The series of transistor logic IC are now very power and are quickly replacing diode transistor Logic. It has 14 pairs and 4 inbuilt NAND gates.

Input pairs: - 1k2, 4 & 5, 9 × 10, 12 × 13

Output pairs: - 3,6,8,11

Pin 7 is earthed and 14 is connected to voltage Sourcé.



| AI I                                     |      | 14 Vec         |
|------------------------------------------|------|----------------|
| B <sub>1</sub> □ 2<br>Y <sub>1</sub> □ 3 | 14   | 13 B4<br>12 A4 |
| A2                                       | #400 | 10 B3<br>4 A3  |
| CAND 7                                   |      | 8 T Y3         |

Universal gate: NAND and NOR gates are called universal gates as they can be used to construct any Boolean function without using any other gate. They are economical to fabricate into circuits.

AND gate -Y= A.B. (Input) (Output)

#### Truth Table:-

| CL. No. | A | В  | Y = A.B |
|---------|---|----|---------|
| 1>      | 0 | 0. | 0       |
| 2>      | 0 | ,  | 0       |
| 3>      | 1 | 0  | 0       |
| 4>      | 1 | 1  | , ,     |

# Using NAND gate:

| SL.No. | A | В | A.B | A.B = A.B |
|--------|---|---|-----|-----------|
| 1>     | 0 | 0 | 1   | o         |
| 2>     | 0 | 1 | 1   | 0         |
| 3>     | 1 | 0 | 1   | 0         |
| 4>     | 1 | ١ | 0   | 1         |

## OR gate:



### Trouth Tuble !-

| SL.No. | A | В | Y=A+B |
|--------|---|---|-------|
| 1>     | O | O | 0     |
| 2      | o | ١ | 1     |
| 3)     | ١ | 0 | Į.    |
| 4>     | 1 | 1 | 1     |





| SL.No. | A | B | Ā | B | A.B = A+B |
|--------|---|---|---|---|-----------|
| 1>     | 0 | 0 | 1 | 1 | 0         |
| 2>     | 0 | 1 | 1 | 0 | 1         |
| 3      | ١ | 0 | 0 | 1 | 1         |
| 4>     | 1 | 1 | O | 0 | 1         |

NOT gate:



Trouth Tuble:

| SL.No. | A | YEA |
|--------|---|-----|
| ı>     | 0 | 1   |
| 2>     | 1 | 0   |

Using NAND gate:



#### Observations:

- 1) For 1, we take inputs in pin (1,2), (4,5), (9,10), (12,13) and outputs from 3,6,8,11 respectively. The LED bulb glows for all order of high and Low inputs except when both inputs are of high voltage.
- 2) For 2, we take (1,2) as input and 3 as output. We then connect output to (4,5) input pins and take output 4 from 6. We see that the bulb glows only when both inputs are high pass, thus it is equivalent to AND gate.
- 3> For 3, we take (1,2) and (4,5) as input pins, and 3,7 as their respective outputs are used as inputs for (9,10), giving nesultant output y through 8. It is observed that LED Stops glowing only for both Low inputs, hence equivalent to oR gate
- 4) For 4, we take either a high pass or a Low pass input for this case, and observe that we get the opposite pass of the input; hence equivalent to NOT gate.

- (i) All pins must be correctly identified from I. (, (ii) All connections on bread board must be properly
- (iii) The Ver of 5V should not cross limit
- (iv) All wires must be properly insulated.