## A. Subset of SystemVerilog Syntax

This section presents the subset of SystemVerilog syntax used in this paper, in Backus–Naur form. The nonterminals in this subset correspond to one or more patterns in the transformation rules in Figure 4. Table 4 describes the primary nonterminals and provides a mapping between them and the patterns used in Figure 4.

| Nonterminal                          | Description            | Patterns     |
|--------------------------------------|------------------------|--------------|
| $\langle expression \rangle$         | an expression          | e            |
| $\langle fragment \rangle$           | a single assignment    | Assignment   |
| $\langle call \rangle$               | a function call        | FunctionCall |
| $\langle task-call \rangle$          | a task call statement  | TaskCall     |
| $\langle block \rangle$              | a sequence of state-   | Block        |
|                                      | ments                  |              |
| $\langle if	ext{-}else angle$        | a single branch con-   |              |
|                                      | ditional block or a    | If           |
|                                      | complete conditional   | IfElse       |
|                                      | block                  |              |
| $\langle while \rangle$              | a while block          | While        |
| $\langle always \rangle$             | an always block        | Always       |
| $\langle fork	ext{-}join \rangle$    | a fork-join block or a | ForkJoin     |
|                                      | join-none block or a   | JoinNone     |
|                                      | join-any block         | JoinAny      |
| $\langle module\text{-}init \rangle$ | the instantiation of a | ModuleInit   |
|                                      | module                 |              |
| $\langle module \rangle$             | the declaration of a   | Module       |
|                                      | module                 |              |

Table 4: SystemVerilog syntax and pattern correspondence

```
\langle module \rangle
                        ::= \langle module\text{-}header \rangle
                              \langle declaration-or-init \rangle^*
                              ⟨module-item⟩ 'endmodule'
⟨module-header⟩ ::= 'module' ⟨symbol⟩ ';'
                         'module' \( symbol \) '(' \( params \) ')';'
\langle module\text{-}item \rangle ::= \langle always \rangle
                             \langle initial \rangle
                              ⟨statement⟩
\langle always \rangle
                        ::= 'always' \langle block \rangle
                        ::= 'initial' \langle block \rangle
\langle initial \rangle
                        ::= 'interface' (symbol) ';'
(interface)
                              \langle declaration \rangle * \langle task \rangle *
                              'endinterface'
                        ::= \langle task-header \rangle \langle statement \rangle^* 'endtask'
\langle task \rangle
```

```
\langle task-header \rangle ::= 'task' \langle symbol \rangle '()' ;'
                           'task' \( symbol \) '(' \( params \) ')';'
\langle block \rangle
                          ::= 'begin' \langle statement \rangle* 'end'
                                'fork' (statement)* 'join'
⟨fork-join⟩
                                 'fork' (statement)* 'join_any'
                                 'fork' (statement)* 'join_none'
(statement)
                          ::= \langle wait \rangle
                                ⟨assignment⟩
                                \langle if\text{-}else \rangle
                                 ⟨fork-join⟩
                                 ⟨task-call⟩
                                 \langle declaration \rangle
                                 \langle block \rangle
                                 ⟨command⟩ ';'
                          ::= 'wait' '(' (expression) ') ';'
\langle wait \rangle
                          ::= \langle symbol \rangle \langle args \rangle
\langle call \rangle
                          ::= \langle symbol \rangle '.' \langle symbol \rangle \langle args \rangle ';'
\langle task-call \rangle
                          ::= 'if' '(' \langle expression \rangle ')' \langle block \rangle
\langle if\text{-}else \rangle
                                'if' '(' \(\langle expression\rangle\) ')' \(\langle block\rangle\) 'else'
                                 \langle block \rangle
⟨while⟩
                          ::= 'while' '('⟨expression⟩ ')' ⟨block⟩
\langle declaration - or - init \rangle ::= \langle declaration \rangle
                           | \langle interface-init \rangle
                                ⟨module-init⟩
⟨declaration⟩
                         ::= \langle type \rangle \langle assignment \rangle \mid \langle type \rangle \langle symbol \rangle ';'
\langle type \rangle
                          ::= \langle primitive-type \rangle \mid \langle symbol \rangle
\langle primitive-type \rangle ::= 'logic'
                           | 'logic' '[' \( \text{unsigned} \) ': '0' ']'
                          ::= 'typedef' \( \text{primitive-type} \) \( \text{symbol} \) ';'
\langle type-def \rangle
                          ::= 'typedef' 'enum'
⟨enum-def⟩
                                \{ \langle symbol \rangle (', \langle symbol \rangle) *' \}'
                                 \langle symbol \rangle ';'
(assignment)
                         ::= \langle assign-fragments \rangle ';'
\langle command \rangle
                          ::= `$` \langle symbol \rangle \langle args \rangle
\langle assign-fragments \rangle ::= \langle fragment \rangle (',' \langle fragment \rangle)^*
                          ::= \langle symbol \rangle '=' \langle expression \rangle
(fragment)
\langle interface-init \rangle ::= \langle symbol \rangle \langle symbol \rangle '()' ;'
                         ::= \langle symbol \rangle \langle symbol \rangle \langle args \rangle ';'
⟨module-init⟩
                          ::= '()' | '(' \langle symbol \rangle (', ' \langle symbol \rangle)* ')'
\langle args \rangle
```

```
::= \langle param \rangle (', '\langle param \rangle)^*
\langle params \rangle
\langle param \rangle
                           ::= 'interface' \langle symbol \rangle
                           \mid \langle direction \rangle \langle type \rangle \langle symbol \rangle
\langle expression \rangle
                           ::= \langle call \rangle
                           \mid \langle unary-op \rangle \langle primary \rangle
                            | \langle primary \rangle \langle binary-op \rangle \langle primary \rangle
                                '(' ⟨expression⟩ ')'
                            |\langle command \rangle|
\langle primary \rangle
                          ::= 'z' \mid \langle unsigned \rangle \mid \langle symbol \rangle \mid \langle expression \rangle
\langle direction \rangle
                           ::= 'input'|'output'|"
                          ::= [a-zA-Z_] [a-zA-Z0-9_]*
\langle symbol \rangle
                           ::= [0-9]+
\langle unsigned \rangle
                           ::= '+' | '-' | '~'
\langle unary-op \rangle
                           ::= '+' | '-' | '*' | '/' | '%' | '&' | '| ' | ' | '^' | '&&'
\langle binary-op \rangle
                                 | ' | | ' | '>' | '>=' | '<' | '<=' | '==' | '!='
```