|                     | Mentor and TA                                           | Mentor and TA                                       | Mentor and TA                                             | Mentor and TA                                           | Mentor and TA                                    |
|---------------------|---------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|
| Name                | Mr Varma                                                | Mr Dhayal                                           | Ms Skanda                                                 | Ms Sameera                                              | Mr Zubair                                        |
|                     | coe16d001@iiitdm.ac.in                                  | edm17d002@iiitdm.ac.in                              | edm17d001@iiitdm.ac.in                                    | coe18d002@iiitdm.ac.in                                  | coe20d003@iiitdm.ac.in                           |
| DESIGN<br>ACTIVITY2 | 16-bit Kogge-stone<br>Adder design using<br>verilog HDL | 16-bit Brent-Kung Adder<br>design using verilog HDL | 16-bit Lander-Fisher<br>Adder design using<br>verilog HDL | 16-bit Han-Carlson<br>Adder design using<br>verilog HDL | 16-bit Slansky Adder<br>design using verilog HDL |