|             | Mentor and TA                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Name        | Mr Varma                                                                                                                                          | Mr Dhayal                                                                                                                                         | Ms Skanda                                                                                                                                         | Ms Sameera                                                                                                                                        | Mr Zubair                                                                                                                                         |
| Experiments | coe16d001@iiitdm.ac.in                                                                                                                            | edm17d002@iiitdm.ac.in                                                                                                                            | edm17d001@iiitdm.ac.in                                                                                                                            | coe18d002@iiitdm.ac.in                                                                                                                            | coe20d003@iiitdm.ac.in                                                                                                                            |
| Ехр7        | XILINX Design Flow<br>practice- Modeling 8-bit<br>parity generator circuit<br>on target fpga. Model<br>parity generator circuit<br>in verilog HDL | XILINX Design Flow<br>practice- Modeling 8-bit<br>parity generator circuit<br>on target fpga. Model<br>parity generator circuit<br>in verilog HDL | XILINX Design Flow<br>practice- Modeling 8-bit<br>parity generator circuit<br>on target fpga. Model<br>parity generator circuit<br>in verilog HDL | XILINX Design Flow<br>practice- Modeling 8-bit<br>parity generator circuit<br>on target fpga. Model<br>parity generator circuit<br>in verilog HDL | XILINX Design Flow<br>practice- Modeling 8-bit<br>parity generator circuit on<br>target fpga. Model parity<br>generator circuit in verilog<br>HDL |