|         | Mentor and TA                                                                                     | Mentor and TA                                                                                  | Mentor and TA                                                                                  | Mentor and TA                                                                                     | Mentor and TA                                                                                   |
|---------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Name    | Mr Varma                                                                                          | Mr Dhayal                                                                                      | Ms Skanda                                                                                      | Ms Sameera                                                                                        | Mr Zubair                                                                                       |
|         | coe16d001@iiitdm.ac.in                                                                            | edm17d002@iiitdm.ac.in                                                                         | edm17d001@iiitdm.ac.in                                                                         | coe18d002@iiitdm.ac.in                                                                            | coe20d003@iiitdm.ac.in                                                                          |
| PROJECT | Design of 32-bit Dadda<br>Multiplier using<br>accurate 4:2<br>compressor, model in<br>Verilog HDL | Design of 64-bit Dadda<br>Multiplier using accurate<br>4:2 compressor, model<br>in Verilog HDL | Design of 32-bit Dadda<br>Multiplier using accurate<br>5:2 compressor, model<br>in Verilog HDL | Design of 64-bit Dadda<br>Multiplier using<br>accurate 5:2<br>compressor, model in<br>Verilog HDL | Design of 32-bit Dadda<br>Multiplier using accurate<br>15:4 compressor, model<br>in Verilog HDL |