# EXCURSIONS INTO DIVERSE AREAS OF COMPUTER ARCHITECTURE

### Vima Gupta vgupta345@gatech.edu

#### 1 Overview

Over the course of the summer semester, I had the opportunity to explore a variety of topics being worked on in the TINKER lab.

- SpGEMM papers, a literature survey summary
- Program profiling for exascale proxy apps
- Synthesis tool chain setup for neuromorphic branch predictor

# 2 Project Summary

#### 2.1 Sparse Matrix Multiplication

Sparse matrix multiplication was the primary focus of my study in the initial phase of the semester. Survey papers reveal latest advances in the algorithmic and architecture related advances for SpGEMM [1]. There is a noted advantage in using bipartite graph models over hypergraphs for 1-D slicing [2]. Using register-aware algorithms provides an interesting take on enhancing utilization of registers for sparse accumulators [3]. Analysis of inner product versus outer product shows that row-by-row technique (inner product) for matrix mulitplication is best for first two multiplications and outer-product is better for third multiplications and onwards [4]. Utilizing 3-D parallel formulation is a technique that is used to hide communication under computation latency [5].

Interesting advances have also been made on sorting techniques for intermediate results that are used for accumulation in SIMD and NUMA architectures. Radix-hash join has been claimed to be superior to the previously believed sort-based join for in-memory data processing techniques [6]. This paper outlines the techniques used in supercomputers like multi-level parallelism and optimized kernels such as COO, CSR, ELL and CSC [7]. Chunking-based algorithm make justified claim for kernels with emphasis on multi-level memories take advantage of cache reuse techniques [8]. A further take on chunking algorithms details dynamic chunking of matrix streams for efficient memory allocation [9].

SpGEMM on GPU's calls for improved load balancing achieved via uniform assignment of non-zeros to thread blocks such that bit-stable results can be ensured [10]. FPGA's have the additional constraint of limited bandwidth and can be addresses by following techniques. Performance bottlenecks are alleviated via decoupling the process of index matching and the multiplication to accomplish load balance [11]. [12] A unique performance enhancement for SpGEMM for FPGA has been identified, by having dedicated modules for index comparison and floating point computations [12].

In addition to the survey, I also did an in-depth study of SPAGHETTI (Streaming Accelerators for Highly Sparse GEMM on FPGA's) architecture [13]. Spaghetti takes advantage of our observation that in the outer product the rows in the input matrix lead to mutually independent rows in the final output. Thus, the scheduler can partition the input into tiles that maximize reuse and eliminate re-fetching of the partial matrices from the DRAM.

## 2.2 ECP proxy apps profiling

In the next phase of the project, I explored the realm of code profiling and exascale computing. To begin with, I compiled and ran open-source program, QuickSilver. Followed by a brief analysis of the most time consuming kernels, I moved on to application from the Exascale Computing Proxy Apps. For my analysis, we chose MiniFE, which is touted

to be the best approximation to an unstructured implicit finite element or finite volume application under 8000 lines of code. Using Vtune, I performed some preliminary analysis for performance and hotspots. Performance bottleneck (as seen in Figure 1) was identified in a sparse matrix multiplication module where the search for an element in a given row stored in a compressed row format. This call to set based data structure leads to a time complexity of O(NlogN) which calls for experimenting with other compression techniques such as CSC and COO for improvement.

| 400        | ,                                                                                                                                  | 0x6074 | 472 | add %rdx, %r12                   |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------|--------|-----|----------------------------------|--|
| 459        |                                                                                                                                    |        |     |                                  |  |
| 460        | for(size_t i=0; i <a.rows.size(); ++i)="" td="" {<=""><td>0x6077</td><td>472</td><td>add %rax, %r10</td><td></td></a.rows.size();> | 0x6077 | 472 | add %rax, %r10                   |  |
| 461        | GlobalOrdinal row = A.rows[i];                                                                                                     | 0x607a | 472 | nopw %ax, (%rax,%rax,1)          |  |
| 462<br>463 | if (bc rows.find(row) != bc rows.end()) continue;                                                                                  | 0x6080 |     | Block 61:                        |  |
| 464        |                                                                                                                                    | 0x6080 | 472 | test %rdi, %rdi                  |  |
| 465        | size_t row_length = 0;                                                                                                             |        |     |                                  |  |
| 466        | GlobalOrdinal* cols = NULL;                                                                                                        | 0x6083 | 472 | jz 0x60cb <block 70=""></block>  |  |
| 467        | Scalar* coefs = NULL;                                                                                                              | 0x6085 |     | Block 62:                        |  |
| 468<br>469 | A.get_row_pointers(row, row_length, cols, coefs);                                                                                  | 0x6085 | 472 | movl (%r12,%rcx,4), %edx         |  |
| 409<br>470 | Scalar sum = 0;                                                                                                                    | 0x6089 | 450 | mov %rbx, %r9                    |  |
| 471        | for(size_t j=0; j <row_length; ++j)="" td="" {<=""><td>0x608c</td><td>472</td><td>mov %rdi, %rax</td><td></td></row_length;>       | 0x608c | 472 | mov %rdi, %rax                   |  |
| 472        | if (bc_rows.find(cols[j]) != bc_rows.end()) {                                                                                      | 0x608f | 472 | jmp 0x60a4 <block 65=""></block> |  |
| 473        | sum += coefs[j];                                                                                                                   |        | 412 |                                  |  |
| 474        | coefs[j] = 0;                                                                                                                      | 0x6091 |     | Block 63:                        |  |
| 475<br>476 | )                                                                                                                                  | 0x6091 | 472 | nopl %eax, (%rax)                |  |
| 476        | ) i                                                                                                                                | 0x6098 |     | Block 64:                        |  |
| 478        | b.coefs[i] -= sum*prescribed_value;                                                                                                | 0x6098 | 472 | mov %rax, %r9                    |  |
| 479        | }                                                                                                                                  |        |     |                                  |  |
| 480        | }                                                                                                                                  | 0x609b | 472 | movq 0x10(%rax), %rax            |  |
| 481        |                                                                                                                                    | 0x609f | 472 | test %rax, %rax                  |  |
| 482<br>483 | static timer_type exchtime = 0;                                                                                                    | 0x60a2 | 472 | jz 0x60b2 <block 67=""></block>  |  |
|            |                                                                                                                                    |        |     |                                  |  |

Figure 1: Performance bottleneck as identified during hotspot analysis in the sparse matrix multiplication module

# 2.3 Synthesis workflow for Neuromorphic predictor

Towards the end of the semester, I had the opportunity to work on developing and deploying the synthesis flow for Neuromorphic predictor. The designs were run for 2GHz and 4GHz, analysed for power and gate count.

```
read_libs {../Downloads/Nangate15FreePDK/libs/NanGate_15nm_OCL_typical_conditional_nldm.lib }
read_physical -lef {../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.tech.lef ../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.macro.lef }
read_physical -lef {../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.tech.lef ../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.macro.lef }
read_physical -lef {../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.tech.lef ../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.macro.lef }
read_physical -lef {../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.tech.lef ../Downloads/Nangate15FreePDK/lefs/NanGate_15nm_OCL.tech.lef ../Downloads/Nangate15FreePDK/lef
```

Figure 2: The synthesis flow ensures the design elaborates without any errors and reports timing, power and area.

Figure 3: The gate analysis shows that the tool is primarily biased towards AND gates and full adders. The timing can be further optimized by increasing the flow effort

## 3 Future Work

In addition to finishing a more detailed analysis based on cache analysis for MiniFE application, I am interested in exploring some other areas such as quantum and adiabatic computing. Another area that interests me lies at the intersection of distributed systems and cryptography. Having worked on circuit and processor block level innovation, I wish to expand my scope vertically upwards in the computing stack.

#### References

- [1] Jianhua Gao, Weixing Ji, Zhaonian Tan, and Yueyan Zhao. A systematic survey of general sparse matrix-matrix multiplication, 2020.
- [2] Kadir Akbudak, Oguz Selvitopi, and Cevdet Aykanat. Partitioning models for scaling parallel sparse matrix-matrix multiplication. 4(3), January 2018.
- [3] Junhong Liu, Xin He, Weifeng Liu, and Guangming Tan. Register-aware optimizations for parallel sparse matrix—matrix multiplication. *Int. J. Parallel Program.*, 47(3):403–417, June 2019.
- [4] Grey Ballard, Christopher Siefert, and Jonathan Hu. Reducing communication costs for sparse matrix multiplication within algebraic multigrid. *SIAM Journal on Scientific Computing*, 38(3):C203–C231, 2016.
- [5] Grey Ballard, C. Siefert, and Jonathan J. Hu. Reducing communication costs for sparse matrix multiplication within algebraic multigrid. *SIAM J. Sci. Comput.*, 38, 2016.
- [6] Cagri Balkesen, Gustavo Alonso, Jens Teubner, and M. Tamer Özsu. Multi-core, main-memory joins: Sort <i>vs.</i> hash revisited. *Proc. VLDB Endow.*, 7(1):85–96, September 2013.
- [7] Yuedan Chen, Kenli Li, Wangdong Yang, Guoqing Xiao, Xianghui Xie, and Tao Li. Performance-aware model for sparse matrix-matrix multiplication on the sunway taihulight supercomputer. *IEEE Transactions on Parallel and Distributed Systems*, 30(4):923–938, 2019.
- [8] Mehmet Deveci, Simon D. Hammond, Michael M. Wolf, and Sivasankaran Rajamanickam. Sparse matrix-matrix multiplication on multilevel memory architectures: Algorithms and experiments, 2018.
- [9] Mehmet Deveci, Christian Trott, and Sivasankaran Rajamanickam. Multi-threaded sparse matrix-matrix multiplication for many-core and gpu architectures, 2018.
- [10] Martin Winter, Daniel Mlakar, Rhaleb Zayer, Hans-Peter Seidel, and Markus Steinberger. Adaptive sparse matrix-matrix multiplication on the gpu. PPoPP '19, page 68–81, New York, NY, USA, 2019. Association for Computing Machinery.
- [11] Mohammadreza Soltaniyeh, Richard P. Martin, and Santosh Nagarakatte. Synergistic cpu-fpga acceleration of sparse linear algebra, 2020.
- [12] E. Jamro, Tomasz Pabis, P. Russek, and K. Wiatr. The algorithms for fpga implementation of sparse matrices multiplication. *Comput. Informatics*, 33:667–684, 2014.
- [13] Reza Hojabr, A. Sedaghati, A. Sharifian, A. Khonsari, and Arrvindh Shriraman. Spaghetti: Streaming accelerators for highly sparse gemm on fpgas. 2021 IEEE International Symposium on High-Performance Computer Architecture (HPCA), pages 84–96, 2021.