# NANYANG TECHNOLOGICAL UNIVERSITY SEMESTER 1 EXAMINATION 2018-2019

### CE1006/CZ1006 - COMPUTER ORGANIZATION AND ARCHITECTURE

Nov/Dec 2018 Time Allowed: 2 hours

### **INSTRUCTIONS**

- 1. This paper contains 4 questions and comprises 7 pages.
- 2. Answer **ALL** questions.
- 3. This is a closed-book examination.
- 4. All questions carry equal marks.
- 5. The VIP Instruction Set Summary Chart is provided in Appendix 1 on page 7.
- 1. Figure Q1a shows the hexadecimal contents of several registers in the VIP processor and a section of its memory.



Figure Q1a

Note: Question No. 1 continues on Page 2

(a) Give (*in hexadecimal*) the 12-bit contents in the two registers **R0** and **SR**, immediately after the execution of each instruction given below.

<u>Note:</u> Instructions (i) to (v) are **not consecutive instructions**. You must use the initial conditions shown in Figure Q1a to derive your answer for each of the instructions given below.

- (i) MOV R0, #0x999
- (ii) MOV R0, [R2+0xFFF]
- (iii) EOR RO,R1
- (iv) ADD R0,R3
- (v) ROL RO

(10 marks)

(b) A series of VIP instructions and their start addresses in memory are given in Figure Q1b. Give the 12-bit hexadecimal contents in registers R0, R1, R2, R3 and SR immediately after the execution of the instruction at the label 1st\_Check and also immediately after the execution of the instruction at the label 2nd\_Check. Assume instruction execution begins at the label Start. Answer the question using the initial register values shown in Figure Q1a in page 1 and relevant information in Appendix 1 in page 7.

(12 marks)

| Address        |           |      |                 |
|----------------|-----------|------|-----------------|
| 0x000          | Start     | PSHM | 15              |
|                | Start     |      |                 |
| $0 \times 001$ |           | MOV  | R0,#0           |
| 0x003          | Loop      | ROR  | R2              |
| $0 \times 004$ |           | JC   | Next            |
| 0x005          |           | ADD  | R0,#1           |
| 0x007          | Next      | SUB  | R1,#1           |
| 0x009          |           | JNE  | Loop            |
| A00x0          | 1st_Check | POP  | R3              |
| 0x00B          |           | POPM | 12              |
| 0x00C          |           | MOV  | [0x011], #0x41C |
| 0x00F          |           | MOV  | R0,[0x003]      |
| 0x011          |           | MOV  | R1,R3           |
| 0x012          |           | MOVS | R2,#15          |
| 0x013          | 2nd_Check | POP  | R3              |
| 0x014          | _         | :    | :               |

Figure Q1b

(c) Identify and replace **three** VIP instructions in Figure Q1b with their respective equivalent optimized mnemonics.

(3 marks)

- 2. An incomplete VIP assembly language program and the contents of three memory variables are given in Figure Q2.
  - (a) Give the mnemonics of (I1) to (I8) that will complete the missing instructions based on their associated comments.

(10 marks)

(b) Using the initial values in the three memory variables Vx, Vy and Vz shown, give their new values after the execution of the given program. Assume program execution begins at Strt and stops at Done.

(6 marks)

(c) Give the equivalent mathematical expression implemented by the given program in terms of the variables **Vx**, **Vy** and **Vz**.

(5 marks)

| Strt | MOV            | SP,#0xFFF | ; Initial the stack pointer                             |               |
|------|----------------|-----------|---------------------------------------------------------|---------------|
|      | TST            | [0x101]   | ; Set or clear N or Z flag based of the value of Vy     | (C1)          |
|      | $\mathtt{JPL}$ | Next      | ;                                                       | (C2)          |
|      | NEG            | [0x101]   | ;                                                       | (C3)          |
| Next | ?              |           | ; Push the value of $\mathbf{V}\mathbf{x}$ to the stack | (I1)          |
|      | ?              |           | ; Push the value of Vy to the stack                     | (I2)          |
|      | ?              |           | ; Push address of memory variable Vz to the stack       | (I3)          |
|      | CALL           | SubZ      |                                                         |               |
| Done | ADD            | SP,#3     |                                                         |               |
|      | :              |           |                                                         |               |
|      | :              |           |                                                         |               |
| SubZ | PSHM           | 7         |                                                         |               |
|      | ?              |           | ; Retrieve value of Vx from the stack into R0           | (I4)          |
|      | ?              |           | ; Retrieve value of Vy from the stack into R1           | (I5)          |
|      | ?              |           | ; Retrieve address of Vz from the stack into R2         | (16)          |
|      | ADD            | R0,R0     |                                                         | ` ′           |
|      | ?              |           | ; Save R0 into Vz using stack parameter passed in       | <b>(I7)</b>   |
|      | DEC            | R1        |                                                         |               |
|      | JEQ            | Skip      | Address Contents                                        |               |
|      | PSH            | R0        | Vx 0x100 0x005                                          |               |
|      | PSH            | R1        | <b>Vy</b> 0x101 <b>0xFFD</b>                            |               |
|      | PSH            | R2        |                                                         |               |
|      |                | SubZ      | Vz 0x102 0x000                                          |               |
|      | ADD            | SP,#3     | Momony Variables                                        |               |
| Skip | POPM           | 7         | Memory Variables                                        | (- <b>-</b> ) |
|      | ?              |           | ; Return from subroutine                                | (18)          |

Figure Q2

(d) Write the equivalent C high-level language construct that represents the code segment given by the three VIP instructions (C1) to (C3). Assume the memory variable Vy at address 0x101 is represented by the integer variable Vy in the C language construct.

(4 marks)

- 3. (a) You are tasked to design the next generation Orange Smartphone with the following specifications
  - Ultra-thin thickness of 6mm
  - Uses the 2.4GHz quad-core OZ1 processor with 8MByte Cache and 4MByte Internal RAM
  - Requires 16GByte System Memory and 512GByte Storage Memory
  - (i) Choose <u>ONE</u> memory type that you will use as the storage memory and justify your choice.

(2 marks)

(ii) The OZ1 processor uses 32 registers for internal operations. Explain clearly which memory type the registers use.

(2 marks)

(iii) Give one difference between Cache and Internal RAM.

(2 marks)

- (b) You are tasked to design the memory interface in a high performance graphics card with a data transfer rate of 256GByte/s. The memory type used is GDDR5, which is a high speed DRAM variant.
  - (i) In the initial design, PCB traces of the data bus between the Graphic Processor and the GDDR5 Memory were found to be of unequal length. What potential issue would occur and how can the issue be mitigated?

(4 marks)

(ii) Each GDDR5 chip has 32 data lines and each line has a maximum data rate of 8 Gbit/s. How can the data transfer rate of 256GByte/s be achieved? Over-clocking the GDDR5 memory is not allowed. State any assumptions made.

(3 marks)

(c) An Arduino Board is connected to a Display panel via UART. The Arduino sends the letters 'S' and 'C' to the display without any delay between each letter. Draw the complete UART timing diagram of the transmission and <u>label all information/data bits</u> clearly on the diagram. The ASCII values for the letter 'S' and 'C' are 0x53 and 0x43, respectively. UART configuration is 1 Start bit, 7 Data bits, 1 Stop bit and Even Parity.

(6 marks)

Note: Question No. 3 continues on Page 5

CE1006/CZ1006

- (d) A HDD with the following parameters has just gone through a defragmentation process. Calculate the time needed to transfer 262KBytes of data from the HDD. State all assumptions made in deriving the answer.
  - 8 surfaces
  - 1024 cylinders
  - 256 sectors per track
  - 512 bytes per sector
  - 12000 RPM
  - Average seek time = 5 ms

(6 marks)

4. (a) Describe the write-allocate and write-no-allocate cache write policies. Under what condition (write-hit or write-miss) is these policies used? Explain clearly which policy you would use for a system that performs writes to many random addresses.

(5 marks)

- (b) A 2-level cache system is a system with two caches: level 1 (L1) and level 2 (L2). When the CPU requires data, the order of visit will be the L1 cache, followed by L2 cache and lastly the main memory. Consider a system with the following characteristics.
  - 2-level Direct Mapped cache
  - L1 cache size = 64 KByte, hit rate = 0.8, access time = 5ns
  - L2 cache size = 2 MByte, hit rate = 0.9, access time = 10ns
  - Main memory size = 1 GByte, access time = 100ns
  - L1 cache, L2 cache and main memory accesses do not overlap

Calculate the effective access time of this system.

(6 marks)

(c) Give two examples of arithmetic operations that will result in truncation of the lower order data bit(s) and the corresponding solution to mitigate the loss in accuracy.

(6 marks)

Note: Question No. 4 continues on Page 6

- (d) Consider a processor with 4 pipeline stages: Fetch Instruction (F), Decode (D), Execute (E) and Store (S). Assume that
  - Branch target address is calculated at the execute stage
  - Instruction length for every instruction is one word long
  - Each pipeline stage takes one cycle to complete
  - No Resource Conflicts
  - Delayed Branching is enabled
  - This processor is <u>not</u> the VIP processor

Identify and describe ALL pipeline conflicts the code in Figure Q4 has when it is executed in the pipeline processor above. Suggest one workaround for each pipeline conflict identified.

```
R0, #200
                      ; I1
     VOM
           AR, #10
                      ; 12
     VOM
                      ; I3
Loop JDAR Loop
           R1, [R0]
     ADD
                      ; I4
     INC
           R0
                      ; I5
           R2, R0
     MOV
                      ; 16
                      ; 17
     VOM
           R3, R1
```

Figure Q4

(8 marks)

VIP Instruction Encoding – Opcode Formats

| 11  | 10               | 9 | 8 | 7   | 6    | 5     | 4      | 3     | 2      | 1      | 0    |
|-----|------------------|---|---|-----|------|-------|--------|-------|--------|--------|------|
| 0-7 | 0-7 Dual operand |   |   | d   |      |       | S      |       |        |        |      |
| 8   | Short Move       |   |   |     | (    | t     | n      |       |        |        |      |
| 9-A | Unary/Control    |   |   |     | op-c | ode   |        | ope   | rand : | = s, d | or n |
| B-F | F JMP            |   |   | 2's | com  | pleme | ent -1 | 28 to | +127   | relati | ive  |

| ( | Grou         | roup 1 – Dual-Operand Instr |             |             | Instructions                 | (Opcode: 000 to 8FF) |
|---|--------------|-----------------------------|-------------|-------------|------------------------------|----------------------|
|   | Bits<br>8-11 | Name                        | Bits<br>4-7 | Bits<br>0-3 | Operation                    | Flags                |
|   | 0            | MOV                         | d           | s           | d ← s                        | NZ                   |
|   | 1            | AND                         | d           | s           | $d \leftarrow d$ .AND. s     | NZ                   |
|   | 2            | OR                          | d           | s           | $d \leftarrow d$ .OR. s      | NZ                   |
|   | 3            | EOR                         | d           | s           | $d \leftarrow d$ .EOR. s     | NZ                   |
|   | 4            | ADD                         | d           | S           | d ← d + s                    | VNZC                 |
|   | 5            | ADDC                        | d           | s           | $d \leftarrow d + s + carry$ | VNZC                 |
|   | 6            | SUB                         | d           | S           | $d \leftarrow d + (.NOT. s)$ | + 1 VNZC             |
|   | 7            | CMP                         | d           | s           | d + (.NOT. s) + 1            | VNZC                 |
|   | 8            | MOVS                        | d           | n           | d←n                          |                      |

| Group 2 – Unar | v and Control Instructions | (Opcode: 900 to 9FF) |
|----------------|----------------------------|----------------------|
|                |                            |                      |

|             | oup 2 Chary and Control mistractions (Opcode: 300 to 311) |            |                                                               |          |
|-------------|-----------------------------------------------------------|------------|---------------------------------------------------------------|----------|
| Bits<br>4-7 | Name                                                      | Bit<br>0-3 | Operation                                                     | Flags    |
| 0           | INC                                                       | d          | d ← d + 1                                                     | С        |
| 1           | DEC                                                       | d          | $d \leftarrow d + 0xFFF$                                      | NZC      |
| 2           | ROR                                                       | d          | Rotate d right : msb $\leftarrow$ lsb; and C $\leftarrow$ lsb | NZC      |
| 3           | ROL                                                       | d          | Rotate d left : Isb $\leftarrow$ msb; and C $\leftarrow$ msb  | NZC      |
| 4           | RRC                                                       | d          | Rotate d right including carry                                | NZC      |
| 5           | RLC                                                       | d          | Rotate d left including carry                                 | NZC      |
| 6           | RAR                                                       | d          | Rotate d 'arithmetic' right preserving ms                     | b NZC    |
| 7           | PRSG                                                      | d          | Left shift lsb from EOR (bits 11,5,3,0)                       | NZC      |
| 8           | INV                                                       | d          | d ← .NOT. d                                                   | NZ       |
| 9           | NEG                                                       | d          | d ← (.NOT. d) + 1                                             | NZC      |
| Α           | DADD                                                      | S          | AR ← AR + s + carry (as 3 BCD digits)                         | ZC       |
| В           | UMUL                                                      | S          | R1:R0 ← unsigned R0 times unsigned s                          | Z        |
| С           | TST                                                       | S          | s + 0                                                         | NZ       |
| D           | EXEC                                                      | S          | Execute s as an instruction                                   | mplied   |
| Ε           | BCSR                                                      | n          | SR (bits 3-0) $\leftarrow$ SR .AND. (.NOT. n)                 | explicit |
| F           | BSSR                                                      | n          | SR (bits 3-0) ← SR .OR. n                                     | explicit |

Group 3 – Unary and Control Instructions (Opcode: A00 to AFF)

| Bits<br>4-7 |      | Bits<br>0-3 | Operation Flags                                                  |
|-------------|------|-------------|------------------------------------------------------------------|
| 0           | PSH  | S           | $SP \leftarrow SP-1$ ; $(SP) \leftarrow s$                       |
| 1           | POP  | d           | $d \leftarrow (SP); SP \leftarrow SP+1$ explicit if $d=SR$       |
| 2           | PSHM | 3:2:1:0     | Push R3:2:1:0 to stack, R3 first                                 |
| 3           | POPM | 3:2:1:0     | Pop R3:2:1:0 from stack, R3 last                                 |
| 4           | CALL | S           | SP ← SP-1; (SP) ← Return Address<br>PC ← Effective address       |
| 5           | RET  | n           | $PC \leftarrow (SP) + n; SP \leftarrow SP+1$                     |
| 6           |      |             | See subgroup 3a                                                  |
| 7           | RCN  | n           | Count for next rotate instruction. if n=0 use bits 3:2:1:0 of AR |
| 8           | JDAR | ±n          | $AR \leftarrow AR-1$ , if $AR != 0$ , $PC \leftarrow PC \pm n$   |
| 9           | JPE  | ±n          | If parity of AR is even, PC $\leftarrow$ PC $\pm$ n              |
| Α           | JPL  | ±n          | If N = 0, PC $\leftarrow$ PC $\pm$ n                             |
| В           | JVC  | ±n          | If $V = 0$ , $PC \leftarrow PC \pm n$                            |
| С           | JGE  | ±n          | If $N = V$ , $PC \leftarrow PC \pm n$                            |
| D           | JLT  | ±n          | If N != V, PC $\leftarrow$ PC $\pm$ n                            |
| Ε           | JGT  | ±n          | If $Z = 0$ and $N = V$ , $PC \leftarrow PC \pm n$                |
| F           | JLE  | ±n          | If Z = 1 or N != V, PC $\leftarrow$ PC $\pm$ n                   |

### Appendix 1

### VIP Instruction Set Summary Chart

Group 1 – Jump Instructions (8-bit Range) (Opcode: B00 to FFF)

| Bits<br>8-11 | Name      | n = Bits 0 to 7 | Operation                          |
|--------------|-----------|-----------------|------------------------------------|
| В            | JMP = BRA | -128 to +127    | PC ← PC ± n                        |
| С            | JEQ = JZ  | -128 to +127    | If Z=1, PC $\leftarrow$ PC $\pm$ n |
| D            | JNE = JNZ | -128 to +127    | If Z=0, PC $\leftarrow$ PC $\pm$ n |
| Е            | JHS = JC  | -128 to +127    | If C=1, PC $\leftarrow$ PC $\pm$ n |
| F            | JLO = JNC | -128 to +127    | If C=0, PC $\leftarrow$ PC $\pm$ n |

Group 3a – Control Instructions (Opcode: A60 to A6F)

| Bits<br>4-7 | Name  | Bits<br>0-3 | Operation                                                             |
|-------------|-------|-------------|-----------------------------------------------------------------------|
| 6           | RETI  | 0           | $SR \leftarrow (SP)$ ; $SP \leftarrow SP+1$ ;                         |
| L           | INLII | U           | $PC \leftarrow (SP)$ ; $SP \leftarrow SP+1$                           |
| 6           | SWI   | 1           | $SP \leftarrow SP-1$ ; $(SP) \leftarrow PC$ ;                         |
| L           | 3001  | 1           | $SP \leftarrow SP-1$ ; (SP) $\leftarrow SR$ ; $PC \leftarrow (0x009)$ |
| 6           | WAIT  | 2           | IE ← 1;                                                               |
| L           | WAII  |             | Execution resumes after interrupt signal                              |
| 6           | HALT  | 3           | Stop execution. Non-maskable interrupt or                             |
| L           | MALI  | ,           | hardware reset to exit.                                               |
| 6           | STOP  | 4           | Stop execution. Reset to exit.                                        |
| 6           | SYNC  | 8           | Pulse SYNC output pin high for 1 clock cycle                          |
| 6           | NOP   | 9           | No operation                                                          |
| 6           | LOCK  | Α           | Block interrupts and bus sharing                                      |
| 6           | UNLK  | В           | Allow interrupts and bus sharing                                      |
| 6           | MSS   | C to F      | Memory Space Select override                                          |

#### Addressing Modes

| Hex | Symbol | Location of Data                                        | Availability |
|-----|--------|---------------------------------------------------------|--------------|
| 0   | R0     | Register RO                                             | Both d and s |
| 1   | R1     | Register R1                                             | Both d and s |
| 2   | R2     | Register R2                                             | Both d and s |
| 3   | R3     | Register R3                                             | Both d and s |
| 4   | [R0]   | Register RO indirect                                    | Both d and s |
| 5   | [R1]   | Register R1 indirect                                    | Both d and s |
| 6   | [R2+n] | Register R2 with offset indirect                        | Both d and s |
| 7   | [R3+n] | Register R3 with offset indirect                        | Both d and s |
| 8   | AR     | Data is in Auxiliary Register                           | Both d and s |
| 9   | SR     | Status Register                                         | Both d and s |
| Α   | SP     | Stack Pointer                                           | Both d and s |
| В   | PC     | Program Counter                                         | Both d and s |
| С   | #n     | Immediate, (or just n for CALL)                         | s only       |
| D   | [n]    | Absolute (code space for CALL)                          | Both d and s |
| Е   | [SP+n] | SP with offset indirect                                 | Both d and s |
| F   | [PC+n] | PC with offset indirect<br>(CALL is relative with PC+n) | Both d and s |

Notation: d = destination; s = source

Description of bits in Status Register

| SR   | F | R | Description                             |
|------|---|---|-----------------------------------------|
| 11-8 | * | * | Reserved                                |
| 7-4  | * | * | Defined but not described here          |
| 3    | ٧ | 0 | Set if 2's complement sign is incorrect |
| 2    | N | 0 | Is most significant bit of result       |
| 1    | Z | 0 | 1 if result is zero, otherwise 0        |
| 0    | С | 0 | 1 if carry out, otherwise 0             |

Notation: SR = Bits in register; F = Name of flag; R = Value after reset

## CE1006 COMPUTER ORGANISATION & ARCHITECTURE CZ1006 COMPUTER ORGANISATION & ARCHITECTURE

Please read the following instructions carefully:

- 1. Please do not turn over the question paper until you are told to do so. Disciplinary action may be taken against you if you do so.
- 2. You are not allowed to leave the examination hall unless accompanied by an invigilator. You may raise your hand if you need to communicate with the invigilator.
- 3. Please write your Matriculation Number on the front of the answer book.
- 4. Please indicate clearly in the answer book (at the appropriate place) if you are continuing the answer to a question elsewhere in the book.