## VIETNAM NATIONAL UNIVERSITY HO CHI MINH CITY HO CHI MINH CITY UNIVERSITY OF TECHNOLOGY FACULTY OF COMPUTER SCIENCE AND ENGINEERING



# LOGIC DESIGN PROJECT REPORT SIMPLE PROCESSOR ON BOARD DE2i-150

Major: Computer Engineering

## **LOGIC DESIGN PROJECT COMMITTEE 5**

**INSTRUCTOR:** NGUYEN TRAN HUU NGUYEN

**SECRETARY:** PHAM HOANG ANH **REVIEWER:** NGUYEN CAO TRI

**STUDENTS:** HUYNH TRUNG NHAT

DO HUU THANH THIEN

## **Contents**

| Li | ist of Tables 3 |                                 |    |  |
|----|-----------------|---------------------------------|----|--|
| Li | st of ]         | Figures                         | 4  |  |
| 1  | Swi             | tches, Lights, and Multiplexers | 6  |  |
|    | 1.1             | Introduction                    | 6  |  |
|    | 1.2             | Part I                          | 7  |  |
|    | 1.3             | Part II                         | 8  |  |
|    | 1.4             | Part III                        | 9  |  |
|    | 1.5             | Part IV                         | 10 |  |
|    | 1.6             | Part V                          | 11 |  |
|    | 1.7             | Part VI                         | 13 |  |
| 2  | Nur             | nbers and Displays              | 15 |  |
|    | 2.1             | Introduction                    | 15 |  |
|    | 2.2             | Part I                          | 16 |  |
|    | 2.3             | Part II                         | 17 |  |
|    | 2.4             | Part III                        | 19 |  |
|    | 2.5             | Part IV                         | 20 |  |
| 3  | Late            | ches, Flip-flops, and Registers | 23 |  |
|    | 3.1             | Introduction                    | 23 |  |
|    | 3.2             | Part I                          | 24 |  |
|    | 3.3             | Part II                         | 25 |  |
|    | 3.4             | Part III                        | 26 |  |
|    | 3.5             | Part IV                         | 27 |  |
|    | 3.6             | Part V                          | 28 |  |
| 4  | Cou             | inters                          | 29 |  |
|    | 4.1             | Introduction                    | 29 |  |
|    | 4.2             | Part I                          | 30 |  |
|    | 4.3             | Part II                         | 31 |  |
|    | 4.4             | Part III                        | 32 |  |
|    | 4.5             | Part IV                         | 34 |  |
|    | 16              | Part V                          | 26 |  |



## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering

| 5  | Timers and Real-time Clock           | 38         |
|----|--------------------------------------|------------|
|    | 5.1 Introduction                     | 38         |
|    | 5.2 Part I                           | 39         |
|    | 5.3 Part II                          | 40         |
|    | 5.4 Part III                         | 42         |
|    | 5.5 Part IV                          | 43         |
| 6  | Adders, Subtractors, and Multipliers | 45         |
|    | 6.1 Introduction                     | 45         |
|    | 6.2 Part I, II                       | 46         |
|    | 6.3 Part III, IV                     | 48         |
|    | 6.4 Part V                           | 52         |
| 7  | Finite State Machines                | <b>5</b> 4 |
|    | 7.1 Introduction                     | 54         |
|    | 7.2 Part I                           |            |
|    | 7.3 Part II                          | 57         |
|    | 7.4 Part III                         |            |
|    | 7.5 Part IV                          |            |
| 8  | Memory Blocks                        | 65         |
|    | 8.1 Introduction                     | 65         |
|    | 8.2 Part III                         | 66         |
|    | 8.3 Part IV                          |            |
| 9  | A Simple Processor                   | 71         |
|    | 9.1 Introduction                     | 71         |
|    | 9.2 Part I                           |            |
|    | 9.3 Part II                          |            |
| 10 | ) An Enhanced Processor              | 83         |
|    | 10.1 Part III                        | 83         |
|    |                                      |            |
| 11 | Implementing Algorithms in Hardware  | 93         |
|    | 11.1 Introduction                    |            |
|    | 11.2 Part I                          |            |
|    | 11.3 Part II                         | 97         |

## **List of Tables**

| 9.1 | LAB 9: Table of instruction for simple processor    | 74 |
|-----|-----------------------------------------------------|----|
| 9.2 | LAB 9: Detailed executing step for each instruction | 74 |

## **List of Figures**

| 1.1 | LAB 1: Schematic for part I                                |
|-----|------------------------------------------------------------|
| 1.2 | LAB 1: Schematic for part II                               |
| 1.3 | LAB 1: Schemactic for part III                             |
| 1.4 | LAB 1: Hint for part IV                                    |
| 1.5 | LAB 1: Schematic for part IV                               |
| 1.6 | LAB 1: Hint part V                                         |
| 1.7 | LAB 1: Schematic for part V                                |
| 1.8 | LAB 1: Schematic for part 6                                |
| 1.9 | LAB 1: Simulation Result for part 6                        |
| 2.1 | LAB 2: Hint for part II                                    |
| 2.2 | LAB 2: Schematic for part II                               |
| 2.3 | LAB 2: Schematic for part IV                               |
| 3.1 | LAB 3: A logic design for D Latch                          |
| 3.2 | LAB 3: Simulation Result of part 1                         |
| 3.3 | LAB 3: Simulation Result for part 3                        |
| 3.4 | LAB 3: Simulation Result for part 4                        |
| 3.5 | LAB 3: Simulation Result for part V                        |
| 4.1 | LAB 4: Simulation result for part 2                        |
| 4.2 | LAB 4: Simulation Result for part 4                        |
| 4.3 | LAB 4: Simulation Result for part IV                       |
| 4.4 | LAB 4: Hint for Part IV (Rotating the word on six display) |
| 4.5 | LAB 4: Simulation result for part V                        |
| 5.1 | LAB 5: Simulation Result for part II                       |
| 5.2 | LAB 5: Hint for part IV                                    |
| 5.3 | LAB 5: Hint for part IV (Diagram)                          |
| 6.1 | LAB 6: Hint for part IV (4 bits implementation)            |
| 6.2 | LAB 6: Hint for part IV (Diagram)                          |
| 6.3 | LAB 6: Simulation Result for part IV                       |
| 6.4 | LAB 6: Hint for part V (Adder tree)                        |
| 6.5 | LAB 6: Module add 8 hits                                   |



## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering

|      | LAB 6: Module MUL                                     |    |
|------|-------------------------------------------------------|----|
| 7.1  | LAB 7: Simulation Result for part 2                   | 59 |
| 7.2  | LAB 7: Hint for part IV                               | 61 |
| 7.3  | LAB 7: Hint for part IV (Diagram)                     | 61 |
| 7.4  | LAB 7: Simulation Result for part IV                  | 64 |
| 8.1  |                                                       | 65 |
| 8.2  | LAB 8: RAM IP configuration (1)                       | 67 |
| 8.3  | LAB 8: RAM IP configuration (2)                       | 68 |
| 8.4  | LAB 8: RAM IP configuration (3)                       | 69 |
| 8.5  | LAB 8: Simulation Resule for part IV                  | 69 |
| 9.1  | LAB 9: Hint for part I                                | 72 |
| 9.2  | LAB 9: Hint for part I (Diagram)                      | 73 |
| 9.3  | LAB 9: Schematic for part 1                           | 78 |
| 9.4  |                                                       | 79 |
| 9.5  |                                                       | 80 |
| 9.6  |                                                       | 81 |
| 9.7  |                                                       | 82 |
| 9.8  |                                                       | 82 |
| 10.1 | LAB 10: Added instructions                            | 83 |
| 10.2 | LAB 10: Hint for part III (Diagram)                   | 84 |
| 10.3 | LAB 10: Example for Loops                             | 85 |
|      |                                                       | 92 |
| 11.1 | LAB 11: Hint for part I (ASM chart for bits counting) | 94 |
|      | LAB 11: Simulation result for part I                  |    |
|      | LAB 11: Hint for part II (Diagram)                    |    |
|      | LAB 11: RAM IP introduction                           |    |

## Chapter 1

## Switches, Lights, and Multiplexers

## 1.1 Introduction

The purpose of this exercise is to learn how to connect simple input and output devices to an FPGA chip and implement a circuit that uses these devices. We will use the switches on the DE-series boards as inputs to the circuit. We will use light emitting diodes (LEDs) and 7-segment displays as output devices.



## 1.2 Part I

## REQUIREMENT

- 1. Create a new Quartus project for your circuit. Select the target chip that corresponds to your DE-series board. Refer to Table 1 for a list of devices.
- 2. Create a Verilog module for the code in Figure 1 and include it in your project.
- 3. Include in your project the required pin assignments for your DE-series board, as discussed above. Compile the project.
- 4. Download the compiled circuit into the FPGA chip by using the Quartus Programmer tool (the procedure for using the Programmer tool is described in the tutorial Quartus Introduction). Test the functionality of the circuit by toggling the switches and observing the LEDs.

```
1module part2(out, X, Y,S);
2   output [3:0]out;
3   input [3:0]X,Y;
4   input S;
5   assign out = ({4{S}}&X) | ({4{~S}}&Y);
7 endmodule
```



Figure 1.1: LAB 1: Schematic for part I



## 1.3 Part II

### REQUIREMENT

- 1. Create a new Quartus project for your circuit.
- 2. Include your Verilog file for the four-bit wide 2-to-1 multiplexer in your project. Use switch  $SW_9$  as the s input, switches  $SW_{3-0}$  as the X input and  $SW_{7-4}$  as the Y input. Display the value of the input s on  $LEDR_9$ , connect the output M to  $LEDR_{3-0}$ , and connect the unused LEDR lights to the constant value 0.
- 3. Include in your project the required pin assignments for your DE-series board. As discussed in Part I, these assignments ensure that the ports of your Verilog code will use the pins on the FPGA chip that are connected to the SW switches and LEDR lights.
- 4. Compile the project, and then download the resulting circuit into the FPGA chip. Test the functionality of the four-bit wide 2-to-1 multiplexer by toggling the switches and observing the LEDs

```
1module part2(out, X, Y,S);
2   output [3:0]out;
3   input [3:0]X,Y;
4   input S;
6   assign out = ({4{S}}&X) | ({4{~S}}&Y);
7   sendmodule
9
```



Figure 1.2: LAB 1: Schematic for part II



## 1.4 Part III

### REQUIREMENT

- 1. Create a new Quartus project for your circuit.
- 2. Create a Verilog module for the two-bit wide 4-to-1 multiplexer. Connect its select inputs to switches  $SW_{9-8}$ , and use switches  $SW_{7-0}$  to provide the four 2-bit inputs U to X. Connect the output M to the red lights  $LEDR_{1-0}$ .
- 3. Include in your project the required pin assignments for your DE-series board. Compile the project.
- 4. Download the compiled circuit into the FPGA chip. Test the functionality of the two-bit wide 4-to-1 multiplexer by toggling the switches and observing the LEDs. Ensure that each of the inputs U to X can be properly selected as the output M.



Figure 1.3: LAB 1: Schemactic for part III



## 1.5 Part IV

### REQUIREMENT

1. The objective of this part is to display a character on a 7-segment display. This decoder produces seven outputs that are used to display a character on a 7-segment display. Table 2 lists the characters that should be displayed for each valuation of c1c0 for your DE-series board.



Figure 6: A 7-segment decoder.

| $c_1c_0$ | DE10-Lite | DE0-CV | DE1-SoC | DE2-115 |
|----------|-----------|--------|---------|---------|
| 00       | d         | d      | d       | d       |
| 01       | Е         | Е      | Е       | E       |
| 10       | 1         | 0      | 1       | 2       |
| 11       | 0         |        |         |         |

Table 2: Character codes for the DE-series boards.

Figure 1.4: LAB 1: Hint for part IV



Figure 1.5: LAB 1: Schematic for part IV



## 1.6 Part V

#### REQUIREMENT

- 1. Consider the circuit shown in Figure 7. It uses a two-bit wide 4-to-1 multiplexer to enable the selection of four characters that are displayed on a 7-segment display. Using the 7-segment decoder from Part IV this circuit can display the characters d, E, 0, 1, 2, or 'blank' depending on your DEseries board. The character codes are set according to Table 2 by using the switches SW7-0, and a specific character is selected for display by setting the switches  $SW_{9-8}$ .
- 2. Note that we have used the circuits from Parts III and IV as subcircuits in this code. The purpose of your circuit is to display any word on the four 7-segment displays that is composed of the characters in Table 2, and be able to rotate this word in a circular fashion across the displays when the switches SW9-8 are toggled. As an example, if the displayed word is dE10, then your circuit should produce the output patterns illustrated in Table 3.



Figure 7: A circuit that can select and display one of four characters.

| $SW_{9-8}$ | Characters |   |   |   |
|------------|------------|---|---|---|
| 00         | d          | Е | 1 | 0 |
| 01         | Е          | 1 | 0 | d |
| 10         | 1          | 0 | d | E |
| 11         | 0          | d | E | 1 |

Table 3: Rotating the word dE10 on four displays.

Figure 1.6: LAB 1: Hint part V

**SOLUTION** In this part of Lab 1, we reuse part 3 and part 4 block to implement the circuit.

Part 3 block with 4 fix input and Pin  $S_0$ ,  $S_1$  to select the input

Part 4 block use the output of the part 3 as the input and generate signal for four 7-segment leds in DE2i-board.

## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering



Figure 1.7: LAB 1: Schematic for part V



## 1.7 Part VI

## REQUIREMENT

- 1. Extend your design from Part V so that is uses all 7-segment displays on your DE-series board. Your circuit needs to display a three- or four-letter word, corresponding to Table 2, using 'blank' characters for unused displays. Implement rotation of this word from right-to-left as indicated in Table 4 and Table 5.
- 2. Note that for the DE10-Lite you will need to use 3-bit codes for your characters, because five characters are needed when including the 'blank' character (your 7-segment decoder will have to use 3-bit codes, and you will need to use 3-bit wide 6-to-1 multiplexers).

```
nmodule part6(SW,HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7);
    input
              [2:0]SW;
              [6:0] HEXO, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7;
    output
              [55:0] hex0, hex1, hex2, hex3, hex4, hex5, hex6, hex7;
    wire
    wire
              [55:0] temp;
    assign hex0 ={7'b1111111,7'b1111111,7'b11111111,7'b11111111,
      7'b0100001,7'b0000110,7'b1111001,7'b1111111};
    assign hex1 = {7'b11111111,7'b11111111,7'b11111111,7'b0100001,
9
      7'b0000110,7'b1111001,7'b11111111,7'b11111111};
10
    assign hex2 = {7'b1111111,7'b11111111,7'b0100001,7'b0000110,
      7'b1111001,7'b1111111,7'b11111111,7'b11111111};
    assign hex3 = {7'b11111111,7'b0100001,7'b00000110,7'b1111001,
      7'b1111111,7'b11111111,7'b11111111,7'b11111111};
14
    assign hex4 = {7'b0100001,7'b0000110,7'b1111001,7'b11111111,
      7'b1111111,7'b11111111,7'b11111111,7'b11111111};
    assign hex5 = {7'b0000110,7'b1111001,7'b11111111,7'b11111111,
17
      7'b1111111,7'b11111111,7'b11111111,7'b0100001};
18
    assign hex6 = {7'b1111001,7'b11111111,7'b11111111,7'b11111111,
19
      7'b1111111,7'b11111111,7'b0100001,7'b0000110};
20
    assign hex7 = {7'b1111111,7'b1111111,7'b11111111,7'b11111111,
      7'b1111111,7'b0100001,7'b0000110,7'b1111001};
22
23
    assign temp = (SW==0)?hex0:
24
                   (SW==1)?hex1:
                    (SW==2)?hex2:
26
                    (SW==3)?hex3:
                    (SW==4)?hex4:
                    (SW==5)?hex5:
                    (SW==6)?hex6:hex7;
30
31
    assign HEX0 = temp[6:0];
```



## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering

```
assign HEX1 = temp[13:7];
assign HEX2 = temp[20:14];
assign HEX3 = temp[27:21];
assign HEX4 = temp[34:28];
assign HEX5 = temp[41:35];
assign HEX6 = temp[48:42];
assign HEX7 = temp[55:49];
```



Figure 1.8: LAB 1: Schematic for part 6



Figure 1.9: LAB 1: Simulation Result for part 6

## **Chapter 2**

## **Numbers and Displays**

## 2.1 Introduction

This is an exercise in designing combinational circuits that can perform binary-to-decimal number conversion and binary-coded-decimal (BCD) addition. In previous parts, we design and implemented:

- Two 7-segment displays inputed by the switches  $SW_{7-0}$ .
- Two-digit decimal represented by 7-segment displays,inputed by the switches  $SW_{3-0}$  (includes a comparator).
- full adder.
- Circuit that adds the two BCD digits.



## **2.2** Part I

### REQUIREMENT

- 1. We wish to display on the 7-segment displays HEX1 and HEX0 the values set by the switches  $SW_{7-0}$ . Let the values denoted by  $SW_{7-4}$  and  $SW_{3-0}$  be displayed on HEX1 and HEX0, respectively. Your circuit should be able to display the digits from 0 to 9 and should treat the valuations 1010 to 1111 as don't-cares.
- 2. Create a new project which will be used to implement the desired circuit on your Intel FPGA DE-series board. The intent of this exercise is to manually derive the logic functions needed for the 7-segment displays. Therefore, you should use only simple Verilog assign statements in your code and specify each logic function as a Boolean expression.
- 3. Write a Verilog file that provides the necessary functionality. Include this file in your project and assign the pins on the FPGA to connect to the switches and 7-segment displays. Make sure to include the necessary
- 4. Compile the project and download the compiled circuit into the FPGA chip. pin assignments.

```
imodule part1(SEG7_IN, SEG7_OUT);
    input
             [3:0]SEG7_IN;
             [6:0]SEG7_OUT;
    output
    assign SEG7_OUT[6] =
                             ~SEG7_IN[3] & ~SEG7_IN[2]
                           + SEG7_IN[2] & SEG7_IN[1] & SEG7_IN[0];
5
                              SEG7 IN[2] & SEG7 IN[1] & SEG7 IN[0]
    assign SEG7 OUT[5] =
                            +~SEG7 IN[3] & ~SEG7 IN[2] & SEG7 IN[0]
                            +~SEG7_IN[3] & SEG7_IN[2] & SEG7_IN[1];
    assign SEG7 OUT[4] =
                              SEG7 IN[0]
                           + SEG7 IN[2] & ~SEG7 IN[1];
10
                            ~SEG7 IN[3] & ~SEG7 IN[2] & ~SEG7 IN[1] &
    assign SEG7 OUT[3] =
     SEG7_IN[0]
                           + SEG7_IN[2] & ~SEG7_IN[1] & ~SEG7_IN[0]
                            + SEG7_IN[2] & SEG7_IN[1] &
                                                          SEG7_IN[0];
    assign SEG7_OUT[2] =
                            ~SEG7_IN[3] & ~SEG7_IN[2] & SEG7_IN[1] &
14
    ~SEG7 IN[0];
    assign SEG7 OUT[1] =
                            SEG7 IN[3] & ~SEG7 IN[2] & ~SEG7 IN[1];
15
    assign SEG7_OUT[0] =
                            ~SEG7 IN[3] & ~SEG7 IN[2] & ~SEG7 IN[1] &
16
     SEG7_IN[0]
                             + SEG7 IN[2] & ~SEG7 IN[1] & ~SEG7 IN[0];
18 endmodule
```



## 2.3 Part II

## REQUIREMENT

1. You are to design a circuit that converts a four-bit binary number  $V = v_3 v_2 v_1 v_0$  into its two-digit decimal equivalent  $D = d_1 d_0$ . The table below shows the required output values. A partial design of this circuit is given in the figure below.



Figure 2.1: LAB 2: Hint for part II

2. For the input values V 9, **the circuit A** does not matter, because the multiplexer in Figure above just selects V in these cases. But for the input values V > 9, the multiplexer will select A.

#### **SOLUTION**

**Circuit A** is implemented using the hint of the requirement above.

```
nmodule circuitA(A_in, A_out);
                [3:0]A_in;
     input
                [3:0] A_out;
     output
     assign
                A_{\text{out}}[3] = 0;
                A_{out}[2] = A_{in}[2] & A_{in}[1];
     assign
                A_{out}[1] = A_{in}[2] & A_{in}[1];
     assign
                A \text{ out}[0] = A \text{ in}[2] & A \text{ in}[0]
     assign
                            +~A in[2]&~A in[0];
9
11 endmodule
```

**comparew9** indicate if the input greater than 9.



```
1module multi_4bits(out, in0, in1, s);
2    input    [3:0]in0,in1;
3    input    s;
4    output    [3:0]out;
5    assign out = (in0&{4{~s}})|(in1&{4{s}});
7 endmodule
8
```

**one\_to\_4btis** is used for translate the output of comparew9 block from 1 bits to 4 bits

```
1module comparew9(com_in, com_out);
2  input [3:0]com_in;
3  output com_out;
4  assign com_out = com_in[3] & (com_in[2]|com_in[1]);
5 endmodule
```

**multi\_4bits** is user to choose the signal from **circuitA** and input, if input > 9, choose the result of block **circuitA**.

```
module one_to_4bits(in,out);
input in;
output [3:0]out;
assign out = (4'b0000) | in;
endmodule
```

Finally, we wired these parts together.



Figure 2.2: LAB 2: Schematic for part II



## 2.4 Part III

### REQUIREMENT

- 1. Create a new Quartus project for the adder circuit. Write a Verilog module for the full adder subcircuit and write a top-level Verilog module that instantiates four instances of this full adder.
- 2. Use switches  $SW_{7-4}$  and  $SW_{3-0}$  to represent the inputs A and B, respectively. Use  $SW_8$  for the carry-in  $c_{in}$  of the adder. Connect the outputs of the adder,  $c_{out}$  and S, to the red lights LEDR
- 3. Include the necessary pin assignments for your DE-series board, compile the circuit, and download it into the FPGA chip.

```
imodule part3(A,B,C_IN,SUM,C_OUT);
              [3:0]A,B;
    input
    input
             C_{IN};
             [3:0]SUM;
    output
             C_OUT;
    output
             C_1, C_2, C_3;
    wire
    full_adder inst1 (.a(A[0]), .b(B[0]), .c_i(C_IN), .s(SUM[0]),
    .c o(C1));
    full adder inst2 (.a(A[1]), .b(B[1]), .c i(C1), .s(SUM[1]),
    .c o(C2));
    full_adder inst3 (.a(A[2]), .b(B[2]), .c_i(C2), .s(SUM[2]),
11
    .c_o(C3));
    full_adder inst4 (.a(A[3]), .b(B[3]), .c_i(C3), .s(SUM[3]),
12
    .c_o(C_OUT));
13
14 endmodule
16module full_adder(a,b,c_i,s,c_o);
             a,b,c i;
    input
    output
             s, c_o;
                    = c_i ^ (a^b);
    assign
             c_o = (c_i \& (a^b)) | (b \& ~(a^b));
    assign
21
23 endmodule
```



## 2.5 Part IV

## REQUIREMENT

- 1. In part II we discussed the conversion of binary numbers into decimal digits. For this part you are to design a circuit that has two decimal digits, X and Y, as inputs. Each decimal digit is represented as a 4-bit number. In technical literature this is referred to as the binary coded decimal (BCD) representation.
- 2. You are to design a circuit that adds the two BCD digits. The inputs to your circuit are the numbers X and Y, plus a carry-in,  $c_{in}$ . When these inputs are added, the result will be a 5-bit binary number. But this result is to be displayed on 7-segment displays as a two-digit BCD sum  $S_1S_0$ .

#### **SOLUTION**

In this design, we use 2 block, namely: **sum4bits** and **display7SEG**.

**Sum4bits** is the combination of 4 full-adder block.

```
1 module sum4bits(A,B,C IN,SUM,C OUT);
             [3:0]A,B;
    input
             C_{IN};
    input
    output
             [3:0]SUM;
    output
             C_OUT;
    wire
             C_1, C_2, C_3;
    full adder inst1 (.a(A[0]), .b(B[0]), .c i(C IN),
                  .s(SUM[0]), .c o(C1));
    full_adder inst2 (.a(A[1]), .b(B[1]), .c_i(C1),
                  .s(SUM[1]), .c o(C2));
    full adder inst3 (.a(A[2]), .b(B[2]), .c i(C2),
                  .s(SUM[2]), .c o(C3));
    full_adder inst4 (.a(A[3]), .b(B[3]), .c_i(C3),
                  .s(SUM[3]), .c_o(C_OUT));
11 endmodule
12module full_adder(a,b,c_i,s,c_o);
    input
             a,b,c i;
             s, c_o;
    output
14
             s = c i ^ (a^b);
    assign
             c_o = (c_i \& (a^b)) | (b \& ~(a^b));
    assign
17 endmodule
```



## display7SEG

```
nmodule display7SEG(num, carry , hex0, hex1);
    input
             [3:0] num;
    input
             carry;
             [6:0]hex0, hex1;
    output
             [3:0] A out;
   wire
             [3:0] num plus6;
   wire
             select;
   wire
             com out;
   wire
             [3:0]seg7 1 in;
  wire
              [3:0] seg7_0_in;
    wire
                    inst0 (.A_in(num), .A_out(A_out));
11
   circuitA
    comparew9
                    inst1 (.com_in(num),
                      .com_out(com_out));
    or select_char_1
                          (select, carry, com_out);
    multi_4bits
                    inst4 (.out(seg7_0_in), .in0(num),
14
                      .in1(A_out), .s(select));
   one_to_4bits
                    inst5 (.out(seg7_1_in),
                      .in(select));
                   inst6 (.SEG7 IN(seg7 0 in),
   seg7 control
                      .SEG7 OUT(hex0));
    {\tt seg7\_control}
                    inst7 (.SEG7 IN(seg7 1 in),
                      .SEG7_OUT(hex1));
18 endmodule
```

#### In module part4

```
imodule part4(X,Y,HEX0,HEX1);
input [3:0]X,Y;

output [6:0]HEX0,HEX1;

wire [3:0]num;

wire carry;

sum4bits inst0 (.A(X), .B(Y), .C_IN(0), .SUM(num),
    .C_OUT(carry));

display7SEG inst1 (.num(num), .carry(carry), .hex0(HEX0),
    .hex1(HEX1));

sendmodule
```

## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering

## This is our design



Figure 2.3: LAB 2: Schematic for part IV

## **Chapter 3**

## Latches, Flip-flops, and Registers

## 3.1 Introduction

The purpose of this exercise is to investigate latches, flip-flops, and registers.

Intel FPGAs include flip-flops that are available for implementing a user's circuit. We will show how to make use of these flip-flops in Part IV of this exercise. But first we will show how storage elements can be created in an FPGA without using its dedicated flip-flops.



Figure 3.1: LAB 3: A logic design for D Latch



## 3.2 Part I

### REQUIREMENT

- 1. Create a new Quartus project for your DE-series board.
- 2. Generate a Verilog file for the RS latch. Using **assign** or **primitive gate**.
- 3. Compile the code. Use the Quartus RTL Viewer tool to examine the gate-level circuit produced from the code, and use the Technology Map Viewer tool to verify that the latch is implemented.

#### SOLUTION

## Using only assign

```
lassign R_g = R & Clk;

2assign S_g = S & Clk;

3assign Qa = ~(R_g | Qb);

4assign Qb = ~(S_g | Qa);

5assign Q = Qa;
```

### Using the primitive gate

```
1 and (R_g, R, Clk);
2 and (S_g, S, Clk);
3 nor (Qa, R_g, Qb);
4 nor (Qb, S_g, Qa);
```



Figure 3.2: LAB 3: Simulation Result of part 1



## 3.3 Part II

### REQUIREMENT

- 1. Create a new Quartus project. Generate a Verilog file using the style of code in Figure 3 for the gated D latch. Use the /\* synthesis keep \*/ directive to ensure that separate logic elements are used to implement the signals R, S\_g, R\_g, Qa, and Qb.
- 2. Verify that the latch works properly for all input conditions by using functional simulation. Examine the timing characteristics of the circuit by using timing simulation.

```
imodule part2(CLK, D, Q, Q_n);
    input
             D, CLK;
    output
              Q, Q_n;
    wire Qa, Qb /* synthesis keep */;
    //RS_latch instO(CLK, ~D, D, Qa, Qb);
    wire s_g, r_g;
    assign s_g = {\sim}(D \& CLK);
    assign r_g = (-D \& CLK);
    assign Qa = (Qb \& s g);
    assign Qb = \sim (Qa \& r_g);
13
    assign Q = Qa;
14
    assign Q n = Qb;
15
17 endmodule
```



## 3.4 Part III

## **REQUIREMENT**

- 1. Create a new Quartus project. Generate a Verilog file that instantiates two copies of your gated D latch module from Part II **to implement the master-slave flip-flop.**
- 2. Include in your project the appropriate input and output ports for your DEseries board. Use switch  $SW_0$  to drive the D input of the flip-flop, and use  $SW_1$  as the Clock input. Connect the Q output to  $LEDR_0$ .

#### **SOLUTION**

```
imodule part3(CLK, D, Q, Q_n);
   input
            D, CLK;
   output
            Q, Qn;
   wire
            Q_n_master, Q_n_slave;
   wire
            Q master, Q slave;
   D latch master (.CLK(~CLK), .D(D),
                                                .Q(Q master),
    .Q n(Q n master));
   D_latch slave (.CLK(CLK), .D(Q_master), .Q(Q_slave),
    .Q_n(Q_n_slave));
   assign
            Q
                  = Q_slave;
            Q_n = Q_n_{slave};
   assign
10 endmodule
```



Figure 3.3: LAB 3: Simulation Result for part 3



## **3.5** Part IV

### REQUIREMENT

- 1. Write a Verilog file that instantiates the three storage elements.
- 2. a circuit with three different storage elements: a gated D latch, a positive-edge triggered D flip-flop, and a negative-edge triggered D flip-flop.

#### **SOLUTION**

```
imodule part4(D, CLK, Qa, Qb, Qc);
input [3:0]D;
input CLK;
output [3:0]Qa, Qb, Qc;

D_latch inst1 (.CLK(CLK), .D(D), .Q(Qa));
D_FF_P inst2 (.CLK(CLK), .D(D), .Q(Qb));
D_FF_N inst3 (.CLK(CLK), .D(D), .Q(Qc));
endmodule
```



Figure 3.4: LAB 3: Simulation Result for part 4



## **3.6** Part V

### REQUIREMENT

- 1. We wish to display the hexadecimal value of an 8-bit number A on the two 7-segment displays  $HEX_{3-2}$ . We also wish to display the hex value of an 8-bit number B on the two 7-segment displays  $HEX_{1-0}$ .
- 2. The values of A and B are inputs to the circuit which are provided by means of switches  $SW_{7-0}$ . Finally, use an adder to generate the arithmetic sum S = A + B, and display this sum on the 7-segment displays  $HEX_{5-4}$ . Show the carry-out produced by the adder on LEDR[0].

#### **SOLUTION**

For this part, we use 2 different D\_latch with 1 Enable pin to store the input into A and B

```
D_latch inst1 (.CLK(CLK), .D(Num), .Q(A));
D_latch inst2 (.CLK(~CLK), .D(Num), .Q(B));
```

Then, we use block sum8bits which is the combination of 2 sum4bits blocks we mentioned before, to do the sum between A and B.

```
sum8bits sum (.A(A), .B(B), .C_IN(O), .SUM(Sum), .C_OUT(C_out));
```



Figure 3.5: LAB 3: Simulation Result for part V

## **Chapter 4**

## **Counters**

## 4.1 Introduction

The purpose of this exercise is to build and use counters. The designed circuits are to be implemented on an Intel FPGA DE10-Lite, DE0-CV, DE1-SoC, or DE2-115 Board.

Students are expected to have a basic understanding of counters and sufficient familiarity with the Verilog hardware description language to implement various types of latches and flip-flops.



## **4.2** Part I

## REQIREMENT

- 1. Write a Verilog file that defines an 8-bit counter. Your code should include a T flip-flop module that is instantiated eight times to create the counter. Compile the circuit. How many logic elements (LEs) are used to implement your circuit?
- 2. Simulate your circuit to verify its correctness.
- 3. Augment your Verilog file to use the pushbutton  $KEY_0$  as the Clock input and switches  $SW_1$  and  $SW_0$  as Enable and Clear inputs, and 7-segment displays  $HEX_{1-0}$  to display the hexadecimal count as your circuit operates. Make the necessary pin assignments needed to implement the circuit on your DE-series board, and compile the circuit.
- 4. Download your circuit into the FPGA chip and test its functionality by operating the switches.

```
[6:0] HEXO, HEX1;
1 output
              [7:0]T;
    reg
              [7:0]pre;
    reg
              @(posedge CLK) begin
    always
       T[0] \leftarrow EN;
       T[7:1] \le C[6:0] \& T[6:0];
    T_FF inst0 (.CLK(CLK), .CLR(~CLR), .T(T[0]), .Q(C[0]));
    T_FF inst1 (.CLK(CLK), .CLR(~CLR), .T(T[1]), .Q(C[1]));
9
    T_{FF} inst2 (.CLK(CLK), .CLR(~CLR), .T(T[2]), .Q(C[2]));
10
    T_FF inst3 (.CLK(CLK), .CLR(~CLR), .T(T[3]), .Q(C[3]));
    T_FF inst4 (.CLK(CLK), .CLR(~CLR), .T(T[4]), .Q(C[4]));
12
    T FF inst5 (.CLK(CLK), .CLR(\simCLR), .T(T[5]), .Q(C[5]));
13
    T_{FF} inst6 (.CLK(CLK), .CLR(~CLR), .T(T[6]), .Q(C[6]));
14
    T FF inst7 (.CLK(CLK), .CLR(\simCLR), .T(T[7]), .Q(C[7]));
15
    display7SEG(.in(C/16),.out(HEX1));
    display7SEG(.in(C%16),.out(HEX0));
17
18 endmodule
19module T_FF(CLK, CLR, T, Q);
    input
              T, CLK, CLR;
    output
              reg Q;
    reg temp /*synthesis keep*/;
    always @(posedge CLK)
       if (CLR) Q <= 0;</pre>
       else Q <= T ^ temp;</pre>
    always @(*) temp = Q;
28 endmodule
```



## **4.3** Part II

### REQUIREMENT

- 1. Another way to specify a counter is by using a register and adding 1 to its value. This can be accomplished using the following Verilog statement: Q<=Q+1;
- 2. Compile a 16-bit version of this counter and determine the number of LEs needed. Implement the counter on your DE-series board, using the displays  $HEX_{3-0}$  to show the counter value.

#### SOLUTION

```
nmodule part2(CLK, CLR, EN, C, HEXO, HEX1, HEX2, HEX3);
             CLK, CLR, EN;
    input
             reg [15:0]C;
    output
             [6:0] HEXO, HEX1, HEX2, HEX3;
    output
    always @(posedge CLK) begin
       if (!CLR) C <= 0;</pre>
       else if (EN) C \le C + 1;
    end
    // display hexadecima
9
    display7SEG(.in(C[15:12]),.out(HEX3));
    display7SEG(.in(C[11:8]),.out(HEX2));
11
    display7SEG(.in(C[7:4]),.out(HEX1));
    display7SEG(.in(C[3:0]),.out(HEX0));
14 endmodule
```



Figure 4.1: LAB 4: Simulation result for part 2



## 4.4 Part III

## REQUIREMENT

- 1. Design and implement a circuit that successively flashes digits 0 through 9 on the 7-segment display  $HEX_0$ . Each digit should be displayed for about one second.
- 2. Use a counter to determine the one-second intervals. The counter should be incremented by the 50 MHzclock signal provided on the DE-series boards. Do not derive any other clock signals in your design–make sure that all flip-flops in your circuit are clocked directly by the 50 MHzclock signal.

```
imodule part3(CLK, CLR, EN, HEXO);
              CLK, CLR, EN;
    input
              [6:0] HEXO;
    output
    reg
              flag;
    reg
              [3:0]C;
              [25:0]Q;
    reg
     // 1s signal clock
    always @(posedge CLK) begin
9
        if (Q == 50000000) flag<=1;</pre>
10
       else flag <= 0;</pre>
        if (!CLR | Q>50000000) Q<= 0;</pre>
        else if (EN) Q <= Q + 1;
    end
14
15
    always @(posedge flag) begin
16
        if (!CLR | C>9) C<= 0;
        else if (EN) C \le C + 1;
    end
19
     // display hexadecimal
    display7SEG(.in(C[3:0]), .out(HEX0));
23 endmodule
```



## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering



Figure 4.2: LAB 4: Simulation Result for part 4



## 4.5 Part IV

### REQUIREMENT

- 1. Design and implement a circuit that displays a word on four 7-segment displays HEX3-0. The word to be displayed for your DE-series board
- 2. Make the letters rotate from right to left in intervals of about one second.

```
module part4(CLK, CLR, EN, HEXO, HEX1, HEX2, HEX3);
              CLK, CLR, EN;
    input
              [6:0] HEXO, HEX1, HEX2, HEX3;
    output
              flag;
    reg
              [2:0]C;
    reg
              [25:0]Q;
    reg
    always @(posedge CLK) begin
10
        if (Q == 50000000) flag<=1;</pre>
       else flag <= 0;</pre>
       if (!CLR | Q>50000000) Q<= 0;</pre>
        else if (EN) Q <= Q + 1;
    end
16
17
    always @(posedge flag) begin
18
        if (!CLR | C>4) C<= 0;
19
        else if (EN) C \leftarrow C + 1;
20
    end
21
22
    assign {HEX3,HEX2,HEX1,HEX0} =
23
                (C==0)?\{7'b0100001,7'b0000110,7'b0100100,7'b1111011\}:
24
               (C==1)?\{7'b1111011,7'b0100001,7'b0000110,7'b0100100\}:
               (C==2)?\{7'b0100100,7'b1111011,7'b0100001,7'b00000110\}:
26
                       {7'b0000110,7'b0100100,7'b1111011,7'b0100001};
30 endmodule
```

## Ho Chi Minh City University of Technology Faculty of Computer Science and Engineering



Figure 4.3: LAB 4: Simulation Result for part IV



### 4.6 Part V

### REQUIREMENT

- 1. Augment your circuit from Part IV so that it can rotate the word over all of the 7-segment displays on your DE-series board.
- 2. The shifting pattern for the DE10-Lite is shown in Table below. Your can base on this table to create your own table for DE2i-150.

| Count | Character pattern |   |   |   |   |   |
|-------|-------------------|---|---|---|---|---|
| 000   |                   |   | d | Е | 1 | 0 |
| 001   |                   | d | E | 1 | 0 |   |
| 010   | d                 | E | 1 | 0 |   |   |
| 011   | Е                 | 1 | 0 |   |   | d |
| 100   | 1                 | 0 |   |   | d | E |
| 101   | 0                 |   |   | d | E | 1 |

Figure 4.4: LAB 4: Hint for Part IV (Rotating the word on six display)

#### **SOLUTION**

To use the clock of the board which has the frequency equal to 50MHz, we have to create the counter with in the input is the board's clock and the output which just equal to 1 when

```
lalways @(posedge CLK) begin
if (Q == 50000000) flag<=1;
else flag <= 50000000;
if (!CLR | Q>50000000) Q<= 0;
else if (EN) Q <= Q + 1;
eend
always @(posedge flag) begin
if (!CLR | C>7) C<= 0;
else if (EN) C <= C + 1;
eend</pre>
```

Each time the output of the counter equal to 1, we update the value of 8 7-segment leds by follow module.

```
1module update_display(out, val);
2  input [2:0]val;
3  output[55:0]out;
```

### Ansd this is the entire design

```
lalways @(posedge CLK) begin
    if (Q == 50000000) flag<=1;
    else flag <= 50000000;

if (!CLR | Q>50000000) Q<= 0;
    else if (EN) Q <= Q + 1;

rend
salways @(posedge flag) begin
    if (!CLR | C>7) C<= 0;
    else if (EN) C <= C + 1;

nend
lalways @(HEX_BUS) HEX = HEX_BUS;
supdate_display inst1(.out(HEX_BUS), .val(C[2:0]));
sassign {HEX7,HEX6,HEX5,HEX4,HEX3,HEX2,HEX1,HEX0} = HEX;</pre>
```

#### **VERIFICATION**



Figure 4.5: LAB 4: Simulation result for part V

# **Chapter 5**

# **Timers and Real-time Clock**

### 5.1 Introduction

The purpose of this exercise is to study the use of clocks in timed circuits. The designed circuits are to be implemented on an Intel FPGA DE10-Lite, DE0-CV, DE1-SoC, or DE2-115 board.



### **5.2** Part I

### REQUIREMENT

- 1. Create a modulo-k counter by modifying the design of an 8-bit counter to contain an additional parameter. The counter should count from 0 to k-1. When the counter reaches the value k1, then the next counter value should be 0. Include an output from the counter called rollover and set this output to 1 in the clock cycle where the count value is equal to k-1.
- 2. Write a Verilog file that specifies the circuit for k = 20, and an appropriate value of n. Your circuit should use pushbutton  $KEY_0$  as an asynchronous reset and  $KEY_1$  as a manual clock input. The contents of the counter should be displayed on the red lights LEDR. Also, display the rollover signal on one of the LEDR lights

```
1module part1 (CLK, RESET, ROLLOVER, COUNTER);
              CLK, RESET;
    input
    output
              ROLLOVER;
              [5:0] COUNTER;
    output
    counter k bits (.CLK(CLK), .RESET(RESET), .K(20) ,
     .rollover(ROLLOVER), .Q(COUNTER));
    defparam k_bits.n = 5;
9 endmodule
10 module counter (CLK, RESET, K, rollover, Q);
    parameter n=4;
              [n-1:0]K;
    input
12
    input
              CLK, RESET;
    output reg [n-1:0]Q;
    output
              reg rollover;
    always @(posedge CLK) begin
        if (Q==(K-2)) rollover=1;
       else rollover = 0;
18
19
    always @(posedge CLK or negedge RESET) begin
20
       if (!RESET) Q<=0;</pre>
21
        else
22
           if (rollover) Q<=0;</pre>
23
           else Q<=Q+1;</pre>
24
    end
26 endmodule
```



### **5.3** Part II

### REQUIREMENT

- 1. Using your modulo-counter from Part I as a subcircuit, implement a 3-digit BCD counter (hint: use multiple counters, not just one).
- 2. Display the contents of the counter on the 7-segment displays,  $HEX_{2-0}$ . Connect all of the counters in your circuit to the 50 MHzclock signal on your DE-series board, and make the BCD counter increment at one-second intervals. Use the pushbutton switch  $KEY_0$  to reset the BCD counter to 0.

```
nmodule part2 (CLK, RESET, HEXO, HEX1, HEX2);
             CLK, RESET;
    input
             [6:0] HEXO, HEX1, HEX2;
    output
             [11:0]Q /*synthesis keep*/;
    wire
             clk1, clk2, clk3 /*synthesis keep*/;
    wire
             clk1 bus, clk2 bus, clk3 bus /*synthesis keep*/;
    reg
    counter bcd 0 (.CLK(CLK),
                                .RESET(RESET), .K(50000000),
    .rollover(clk1), . Q());
    defparam bcd_0.n = 26;
10
11
    counter bcd_1 (.CLK(clk1), .RESET(RESET), .K(10) ,
12
    .rollover(clk2), . Q(Q[3:0]));
    defparam bcd_1.n = 5;
13
    counter bcd 2 (.CLK(clk2), .RESET(RESET), .K(10) ,
    .rollover(clk3), . Q(Q[7:4]);
    defparam bcd 2.n = 5;
15
    counter bcd 3 (.CLK(clk3), .RESET(RESET), .K(10), .rollover(),
        Q(Q[11:8]);
    defparam bcd_3.n = 5;
    display7SEG(.in(Q[3:0]), .out(HEX0));
    display7SEG(.in(Q[7:4]), .out(HEX1));
    display7SEG(.in(Q[11:8]), .out(HEX2));
22 endmodule
```

#### **VERIFICATION**



Figure 5.1: LAB 5: Simulation Result for part II



### 5.4 Part III

### REQUIREMENT

- 1. Design and implement a circuit on your DE-series board that acts as a real-time clock. It should display the minutes (from 0 to 59) on  $HEX_{5-4}$ , the seconds (from 0 to 59) on  $HEX_{3-2}$ , and hundredths of a second (from 0 to 99) on  $HEX_{1-0}$ .
- 2. Use the switches  $SW_{7-0}$  to preset the minute part of the time displayed by the clock when  $KEY_1$  is pressed. Stop the clock whenever  $KEY_0$  is being pressed and continue the clock when  $KEY_0$  is released.

```
module part3 (CLK, RESET, HEXO, HEX1, HEX2, HEX3, HEX4, HEX5);
             CLK, RESET;
    input
             [6:0] HEXO, HEX1, HEX2, HEX3, HEX4, HEX5;
    output
    wire
             [19:0]Q /*synthesis keep*/;
             clk0, clk1, clk2, clk3 /*synthesis keep*/;
    wire
             clk1_bus, clk2_bus, clk3_bus /*synthesis keep*/;
    reg
    counter sub clk (.CLK(CLK), .RESET(RESET), .K(500000),
    .rollover(clk0), .Q());
    defparam sub clk.n = 19;
11
    counter bcd 1 (.CLK(clk0), .RESET(RESET), .K(100) ,
    .rollover(clk1), . Q(Q[6:0]));
    defparam bcd 1.n = 7;
13
    counter bcd 2 (.CLK(clk1), .RESET(RESET), .K(60) ,
14
    .rollover(clk2), . Q(Q[12:7]));
    defparam bcd_2.n = 6;
15
    counter bcd_3 (.CLK(clk2), .RESET(RESET), .K(60) ,
    .rollover(clk3), . Q(Q[18:13]));
    defparam bcd_3.n = 6;
17
    display7SEG inst0 (.in(Q[6:0]%10),
                                            .out(HEXO));
19
    display7SEG inst1 (.in(Q[6:0]/10),
                                            .out(HEX1));
20
    display7SEG inst2 (.in(Q[12:7]%10),
                                            .out(HEX2));
21
    display7SEG inst3 (.in(Q[12:7]/10),
                                            .out(HEX3));
    display7SEG inst4 (.in(Q[18:13]%10),
                                            .out(HEX4));
    display7SEG inst5 (.in(Q[18:13]/10),
                                            .out(HEX5));
26 endmodule
```



### 5.5 Part IV

An early method of telegraph communication was based on the Morse code. This code uses patterns of short and long pulses to represent a message. Each letter is represented as a sequence of dots (a short pulse), and dashes (a long pulse).

```
A •—
B —•••
C —•—
D —••
E •
F ••—•
G ——•
```

Figure 5.2: LAB 5: Hint for part IV

### REQUIREMENT

- 1. Design and implement a circuit that takes as input one of the first eight letters of the alphabet and displays the Morse code for it on a red LED.
- 2. Your circuit should use switches  $SW_{2-0}$  and pushbuttons  $KEY_{1-0}$  as inputs. When a user presses  $KEY_1$ , the circuit should display the Morse code for a letter specified by  $SW_{2-0}$  (000 for A, 001 for B, etc.), using 0.5-second pulses to represent dots, and 1.5-second pulses to represent dashes.
- 3. Pushbutton  $KEY_0$  should function as an asynchronous reset. A high-level schematic diagram of the circuit is shown in Figure 2.



Figure 2: High-level schematic diagram of the circuit for part IV.

Figure 5.3: LAB 5: Hint for part IV (Diagram)



#### SOLUTION

We base on the hint given; we translate the input which has a 3-bit length into the signal 13 bits.

```
imodule translate_signal(in, out);
input [3:0]in;
output reg [12:0]out;

always begin
if (in==0) out=13'b0000000111010;
if (in==1) out=13'b0001010101110;
if (in==2) out=13'b0101110101110;
if (in==3) out=13'b000010101110;
if (in==5) out=13'b0001011101010;
if (in==4) out=13'b0000000000010;
if (in==6) out=13'b0001110111010;
if (in==7) out=13'b00001110111010;
if (in==7) out=13'b00001110111010;
```

After translating, we shift left 13 times, each time, if that bit is 1 we turn on the led, if that bit is equal to 0, we turn off the led. The period for each clock is 0.5 seconds.

```
nmodule part4 (CLK, RESET, EN, code, led);
    input
             CLK, RESET, EN;
             [2:0]code;
    input
    output led;
             [2:0] numb;
    reg
             [12:0]decode /*synthesis keep*/;
    wire
             time start /*synthesis keep*/;
    wire
10
11
    counter sub clk (.CLK(CLK), .RESET(RESET), .K(25000000),
12
    .rollover(time start), .Q());
                               (.in(code), .out(decode));
    translate signal inst0
13
    defparam sub clk.n = 25;
14
15
    always @(posedge time_start) numb<=numb+1;</pre>
16
    assign led = decode[numb] & EN;
17
18
20 endmodule
```

# Chapter 6

# Adders, Subtractors, and Multipliers

### 6.1 Introduction

The purpose of this exercise is to examine arithmetic circuits that add, subtract, and multiply numbers. Each circuit will be described in Verilog and implemented on an Intel FPGA DE10-Lite, DE0-CV, DE1-SoC, or DE2- 115 board.



### **6.2** Part I, II

### REQUIREMENT

- 1. Generate the required Verilog file. Use switches  $SW_{7-4}$  to represent the number A and switches  $SW_{3-0}$  to represent B. The hexadecimal values of A and B are to be displayed on the 7-segment displays  $HEX_2$  and  $HEX_0$ , respectively. The result  $P = A \times B$  is to be displayed on  $HEX_{5-4}$ .
- 2. Use simulation to verify your design.

```
module part1(CLK, RESET, IN, IN LSB, IN MSB, OUT LSB, OUT MSB, SUM,
    CARRY, OVERFLOW);
             CLK, RESET;
    input
    input
              [7:0] IN;
    output
              [7:0]SUM;
              [6:0]IN_LSB, IN_MSB, OUT_LSB, OUT_MSB;
    output
             OVERFLOW, CARRY;
    output
          [7:0]A,S;
    reg
          [7:0] sum ff out, input ff out, sum ff in;
    wire
    always begin
       A = IN;
       S = sum ff out;
13
    end
14
15
    assign SUM = sum_ff_in;
16
17
                       (.CLK(CLK), .RESET(RESET), .D(A),
    D FF input ff
18
    .Q(input ff out));
    D FF overflow ff (.CLK(CLK), .RESET(RESET), .D(overflow ff in),
    .Q(OVERFLOW));
                       (.CLK(CLK), .RESET(RESET), .D(carry_ff_in),
    D FF carry ff
20
    .Q(CARRY));
                       (.CLK(CLK), .RESET(RESET), .D(sum_ff_in),
    D_FF sum_ff
21
    .Q(sum_ff_out));
    defparam input_ff.n = 8;
    defparam sum_ff.n = 8;
    defparam overflow ff.n = 8;
                    inst0 (.X(input ff out), .Y(sum ff out),
    sum4bits
    .SUM(sum ff in), .CARRY(carry ff in));
    overflow_bits inst1 (.X(input_ff_out), .Y(sum ff in),
     .SUM(sum ff out), .OVERFLOW(overflow ff in));
29
```



```
display7SEG
                    A_lsb (.in(A[3:0]),.out(IN_LSB));
    display7SEG
                    A msb (.in(A[7:4]),.out(IN MSB));
    display7SEG
                    S_lsb (.in(S[3:0]),.out(OUT_LSB));
    display7SEG
                    S_msb (.in(S[7:4]),.out(OUT_MSB));
35 \, end module
36module sum4bits(X,Y,SUM,CARRY);
              [7:0]X,Y;
    input
    output
              [7:0]SUM;
    output
              CARRY;
    assign {CARRY,SUM} = X+Y;
42 \, {\tt endmodule}
44module overflow_bits(X,Y,SUM,OVERFLOW);
    input
              [7:0]X,Y,SUM;
    output
              OVERFLOW;
47
    assign OVERFLOW = (X>=128 | Y>=128 | SUM>=128);
50 endmodule
```



### 6.3 Part III, IV

### REQUIREMENT

1. In Part III, an array multiplier was implemented using full adder modules. At a higher level, a row of full adders functions as an n-bit adder and the array multiplier circuit can be represented as shown in Figure 5.



Figure 5: An array multiplier implemented using n-bit adders.

Figure 6.1: LAB 6: Hint for part IV (4 bits implementation)



2. Each n-bit adder adds a shifted version of A for a given row and the partial product of the row above. Abstracting the multiplier circuit as a sequence of additions allows us to build larger multipliers. The multiplier should consist of n-bit adders arranged in a structure shown in Figure 5. Use this approach to implement an 8 x 8 multiplier circuit with registered inputs and outputs, as shown in Figure 6.



Figure 6: A registered multiplier circuit.

Figure 6.2: LAB 6: Hint for part IV (Diagram)

```
imodule part4(CLK, IN,EA,EB,P);
             CLK, EA, EB;
    input
              [7:0]IN;
    input
    output
              [15:0]P;
           [7:0] A,B;
    wire
    wire
          [15:0]SUM;
          [7:0] adder1 in0, adder1 in1;
    wire
           [7:0] adder2 in0, adder2 in1;
    wire
9
          [7:0] adder3_in0, adder3_in1;
10
          [7:0] adder4_in0, adder4 in1;
    wire
11
          [7:0] adder5_in0, adder5 in1;
12
          [7:0] adder6_in0, adder6_in1;
    wire
13
          [7:0] adder7_in0, adder7_in1;
    wire
14
15
          inputa ff (.CLK(CLK), .EN(EA), .D(IN),
    D FF
                                                     .Q(A));
16
    D FF
          inputb_ff (.CLK(CLK), .EN(EB), .D(IN),
                                                     .Q(B));
17
```



```
output_ff (.CLK(CLK), .EN(1),
                                           .D(SUM), .Q(P));
    D FF
18
19
                             (.A(A), .B(B[0]),
    multiply Nx1
                    inst0
20
    .P({adder1 in0[6:0],SUM[0]}));
    multiply_Nx1
                             (.A(A), .B(B[1]), .P(adder1_in1));
                    inst1
21
    multiply_Nx1
                    inst2
                             (.A(A), .B(B[2]), .P(adder2 in1));
22
    multiply_Nx1
                    inst3
                             (.A(A), .B(B[3]), .P(adder3_in1));
                             (.A(A), .B(B[4]), .P(adder4_in1));
    multiply_Nx1
                    inst4
24
                             (.A(A), .B(B[5]), .P(adder5 in1));
    multiply Nx1
                    inst5
25
                             (.A(A), .B(B[6]), .P(adder6 in1));
    multiply Nx1
                    inst6
26
    multiply_Nx1
                             (.A(A), .B(B[7]), .P(adder7_in1));
27
                    inst7
28
    sumNbits adder1 (.A(adder1 in0), .B(adder1 in1), .C IN(0)
29
     ,.SUM({adder2_in0[2:0],SUM[1]}) ,.C_OUT(adder2 in0[3]));
    sumNbits adder2 (.A(adder2_in0), .B(adder2_in1), .C_IN(0)
30
     ,.SUM({adder3_in0[2:0],SUM[2]}) ,.C_OUT(adder3_in0[3]));
    sumNbits adder3 (.A(adder3_in0), .B(adder3_in1), .C_IN(0)
31
     ,.SUM({adder4_in0[2:0],SUM[3]}) ,.C_OUT(adder4_in0[3]));
    sumNbits adder4 (.A(adder4_in0), .B(adder4_in1), .C_IN(0)
     ,.SUM({adder5_in0[2:0],SUM[4]}) ,.C_OUT(adder5_in0[3]));
    sumNbits adder5 (.A(adder5_in0), .B(adder5_in1), .C_IN(0)
     ,.SUM({adder6_in0[2:0],SUM[5]}) ,.C_OUT(adder6_in0[3]));
    sumNbits adder6 (.A(adder6 in0), .B(adder6 in1), .C IN(0)
     ,.SUM({adder7_in0[2:0],SUM[6]}) ,.C_OUT(adder7_in0[3]));
    sumNbits adder7 (.A(adder7_in0), .B(adder7_in1), .C_IN(0)
     ,.SUM(SUM[14:7])
                               ,.C OUT(SUM[15]));
36
    defparam inputa ff.n bits = 8;
37
    defparam inputb ff.n bits = 8;
38
    defparam output_ff.n_bits = 16;
39
40
    defparam inst0.n_bits = 8;
41
    defparam inst1.n bits = 8;
42
    defparam inst2.n_bits = 8;
43
    defparam inst3.n_bits = 8;
44
    defparam inst4.n bits = 8;
45
    defparam inst5.n bits = 8;
46
    defparam inst6.n_bits = 8;
    defparam inst7.n bits = 8;
48
    defparam adder1.n_bits = 8;
50
    defparam adder2.n_bits = 8;
    defparam adder3.n bits = 8;
    defparam adder4.n_bits = 8;
    defparam adder5.n_bits = 8;
    defparam adder6.n bits = 8;
55
    defparam adder7.n bits = 8;
57 endmodule
```

### **VERIFICATION**



Figure 6.3: LAB 6: Simulation Result for part IV



### 6.4 Part V

#### REQUIREMENT

1. Part IV showed how to implement multiplication  $A \times B$  as a sequence of additions, by accumulating the shiftedversions of A one row at a time. Another way to implement this circuit is to perform addition using an adder tree. An adder tree is a method of adding several numbers together in a parallel fashion.



Figure 6.4: LAB 6: Hint for part V (Adder tree)

2. In this part you are to implement an  $8\times 8$  multiplier circuit by using the adder-tree approach. Inputs A and B, as well as the output P should be registered as in Part IV

#### **SOLUTION**

In this part we try to implement multiplication by adder tree or we will add in parallel rather than sequence additions

So firstly I create **add\_8bit** module with use to calculate the sum of two numbers 8 bit.

Then create **MUL** module but now use parallel adding or (adder tree) so with A, B 8 bits number I will separate it into 8 layers and extern each layer to 8 bit.

After having separated layers represent A,B,C ... in picture then I do add operations like the image above.



```
module add_8_bit(Cout,S,A,B,Cin);
  input [7:0] A,B;
  input Cin;
  output [7:0]S;
  output Cout;
```

Figure 6.5: LAB 6: Module add\_8\_bits

```
assign LAYER1= A & {8{B[0]}};
assign LAYER2= A & {8{B[1]}};
assign LAYER3= A & {8{B[2]}};
assign LAYER4= A & {8{B[3]}};
assign LAYER5= A & {8{B[4]}};
assign LAYER6= A & {8{B[5]}};
assign LAYER7= A & {8{B[6]}};
assign LAYER8= A & {8{B[7]}};
```

Figure 6.6: LAB 6: Module MUL

```
assign P[0]=LAYER1[0];
add_8_bit ins2(C2,SUM2,LAYER2,{1'b0,LAYER1[7:1]},0);
assign P[1]=SUM2[0];
add_8_bit ins3(C3,SUM3,LAYER3,{C2,SUM2[7:1]},0);
assign P[2]=SUM3[0];
add_8_bit ins4(C4,SUM4,LAYER4,{C3,SUM3[7:1]},0);
assign P[3]=SUM4[0];
add_8_bit ins5(C5,SUM5,LAYER5,{C4,SUM4[7:1]},0);
assign P[4]=SUM5[0];
add_8_bit ins6(C6,SUM6,LAYER6,{C5,SUM5[7:1]},0);
assign P[5]=SUM6[0];
add_8_bit ins7(C7,SUM7,LAYER7,{C6,SUM6[7:1]},0);
assign P[6]=SUM7[0];
add_8_bit ins8(P[15],P[14:7],LAYER8,{C7,SUM7[7:1]},0);
```

Figure 6.7: LAB 6: Entire design for part V

# **Chapter 7**

# **Finite State Machines**

### 7.1 Introduction

This is an exercise in using finite state machines.



### **7.2** Part I

### REQUIREMENT

- 1. Write a Verilog file that instantiates the nine flip-flops in the circuit and which specifies the logic expressions that drive the flip-flop input ports. Use only simple assign statements in your Verilog code to specify the logic feeding the flip-flops. Note that the one-hot code enables you to derive these expressions by inspection.
- 2. Use the toggle switch  $SW_0$  as an active-low synchronous reset input for the FSM, use  $SW_1$  as the w input, and the pushbutton  $KEY_0$  as the clock input which is applied manually. Use the red light  $LEDR_9$  as the output z, and assign the state flip-flop outputs to the red lights  $LEDR_8$  to  $LEDR_0$

```
imodule part1(CLK, RESET, IN, OUT, STATE);
             CLK, RESET, IN;
             [8:0] STATE;
    output
    output
             OUT;
    wire ff0_in, ff0_out;
6
    wire ff1_in, ff1_out;
    wire ff2_in, ff2_out;
8
    wire ff3_in, ff3_out;
9
    wire ff4_in, ff4_out;
10
    wire ff5_in, ff5_out;
11
    wire ff6_in, ff6_out;
12
    wire ff7 in, ff7 out;
13
    wire ff8 in, ff8 out;
14
    D FF stateO (.CLK(CLK), .RESET(RESET), .D(ffO in), .Q(ffO out));
    D FF state1 (.CLK(CLK), .RESET(RESET), .D(ff1 in), .Q(ff1 out));
    D_FF state2 (.CLK(CLK), .RESET(RESET), .D(ff2_in), .Q(ff2_out));
    D FF state3 (.CLK(CLK), .RESET(RESET), .D(ff3 in), .Q(ff3 out));
19
    D FF state4 (.CLK(CLK), .RESET(RESET), .D(ff4_in), .Q(ff4_out));
20
    D_FF state5 (.CLK(CLK), .RESET(RESET), .D(ff5_in), .Q(ff5_out));
21
    D FF state6 (.CLK(CLK), .RESET(RESET), .D(ff6_in), .Q(ff6_out));
22
    D FF state7 (.CLK(CLK), .RESET(RESET), .D(ff7 in), .Q(ff7 out));
23
    D FF state8 (.CLK(CLK), .RESET(RESET), .D(ff8 in), .Q(ff8 out));
24
25
    assign ff0 in = ~(ff1 in | ff2 in | ff3 in | ff4 in | ff5 in |
26
    ff6_in | ff7_in | ff8_in);
27
    assign ff1 in = ff0 out & ~IN |
28
                      ff2_out & ~IN |
29
                      ff4_out & ~IN |
30
                      ff6_out & ~IN |
31
```



```
ff8_out & ~IN ;
32
33
    assign ff2_in = ff0_out &
                                 IN |
34
                      ff1_out &
                                 IN |
                      ff3_out &
                                 IN |
                      ff5_out &
                                 IN |
                      ff7_out & IN;
39
    assign ff3_in =
                     ff1_out & ~IN ;
40
    assign ff5_in =
                     ff3_out & ~IN;
41
    assign ff7_in =
                     ff5_out & ~IN |
42
                      ff7_out & ~IN ;
43
44
    assign ff4_in = ff2_out &
                                 IN;
45
    assign ff6_in = ff4_out &
                                 IN;
46
    assign ff8_in = ff6_out &
                                 IN |
47
                      ff8_out & IN;
48
49
50
    assign OUT = ff7_out | ff8_out;
51
    assign STATE = {ff8_out, ff7_out, ff6_out, ff5_out, ff4_out,
    ff3_out, ff2_out, ff1_out, ff0_out};
54 endmodule
```



### **7.3** Part II

### REQUIREMENT

- 1. We wish to implement a finite state machine (FSM) that recognizes two specific sequences of applied input symbols, namely four consecutive 1s or four consecutive 0s. There is an input w and an output z. Whenever w = 1 or w = 0 for four consecutive clock pulses the value of z has to be 1; otherwise, z = 0. Overlapping sequences are allowed, so that if w = 1 for five consecutive clock pulses the output z will be equal to 1 after the fourth and fifth pulses.
- 2. A state diagram for this FSM is shown in Figure 2.
- 3. To implement the FSM use nine state flip-flops called y8, . . . , y0 and the one-hot state assignment given in Table 1.



Figure 2: A state diagram for the FSM.

|              | State Code     |  |  |  |
|--------------|----------------|--|--|--|
| Name         | $y_3y_2y_1y_0$ |  |  |  |
| $\mathbf{A}$ | 0000           |  |  |  |
| В            | 0001           |  |  |  |
| C            | 0010           |  |  |  |
| D            | 0011           |  |  |  |
| $\mathbf{E}$ | 0100           |  |  |  |
| $\mathbf{F}$ | 0101           |  |  |  |
| G            | 0110           |  |  |  |
| H            | 0111           |  |  |  |
| I            | 1000           |  |  |  |

Table 3: Binary codes for the FSM.

LAB 7: Hint for part II



```
imodule part2(CLK, RESET, IN, OUT, STATE);
    input
              CLK, RESET, IN;
    output
              OUT;
              [8:0]STATE;
    output
              [3:0]YQ, YD;
    reg
                 A = 4'b0000,
    parameter
                  B = 4'b0001,
8
                  C = 4'b0010,
9
                  D = 4'b0011,
10
                  E = 4'b0100,
11
                  F = 4'b0101,
                  G = 4'b0110,
                  H = 4'b0111,
14
                  I = 4'b1000;
16
    always @(IN, YQ) begin
17
       case (YQ)
18
           A: begin if (IN) YD = F; else YD = B; end
           B: begin if (IN) YD = F; else YD = C; end
           C: begin if (IN) YD = F; else YD = D; end
          D: begin if (IN) YD = F; else YD = E; end
           E: begin if (IN) YD = F; else YD = E; end
           F: begin if (IN) YD = G; else YD = B; end
           G: begin if (IN) YD = H; else YD = B; end
           H: begin if (IN) YD = I; else YD = B; end
           I: begin if (IN) YD = I; else YD = B; end
27
           default: YD = 4'bxxxx;
        endcase
    end
30
31
    always @(posedge CLK) begin
32
        if (RESET) YQ<=YD;</pre>
33
       else YQ<=A;</pre>
34
    end
35
36
    change_signal inst0 (.in(YQ), .out(STATE));
    assign OUT = (YQ==E) | (YQ==I);
38
40 endmodule
```

### **VERIFICATION**



Figure 7.1: LAB 7: Simulation Result for part 2



### 7.4 Part III

### REQUIREMENT

- 1. The sequence detector can be implemented in a straightforward manner using shift registers, instead of using the more formal approach described above. Create Verilog code that instantiates two 4-bit shift registers; one is for recognizing a sequence of four 0s, and the other for four 1s.
- 2. Use the switches and LEDs on the board in a similar way as you did for Parts I and II and observe the behavior of your shift registers and the output z.

```
imodule part3(CLK, RESET, IN, OUT);
             CLK, RESET, IN;
             OUT;
    output
             out0, out1;
    wire
    assign OUT = out0 | out1;
    detector detect0 (CLK, RESET, ~IN, out0);
8
    detector detect1 (CLK, RESET, IN, out1);
10
11 endmodule
13module detector(CLK, RESET, IN, OUT);
             CLK, RESET, IN;
    input
    output
             OUT;
15
    wire ff0 out, ff1 out, ff2 out, ff3 out;
    wire ff0_in, ff1_in, ff2_in, ff3_in;
    D FF stateO (.CLK(CLK), .RESET(RESET), .D(IN), .Q(ff1 in));
    D_FF state1 (.CLK(CLK), .RESET(RESET), .D(ff1_in), .Q(ff2_in));
21
    D FF state2 (.CLK(CLK), .RESET(RESET), .D(ff2 in), .Q(ff3 in));
    D_FF state3 (.CLK(CLK), .RESET(RESET), .D(ff3_in), .Q(ff3_out));
23
24
    assign OUT = ff1_in & ff2_in & ff3_in & ff3_out;
26 endmodule
```



### **7.5** Part IV

### REQUIREMENT

1. In this part of the exercise you are to implement a Morse-code encoder using an FSM. The Morse code uses patterns of short and long pulses to represent a message. Each letter is represented as a sequence of dots (a short pulse), and dashes (a long pulse). For example, the first eight letters of the alphabet have the following representation:

```
A •—
B —•••
C —•—•
D —••
E •
F •—•
G ——•
```

Figure 7.2: LAB 7: Hint for part IV

2. Design and implement a Morse-code encoder circuit using an FSM. Your circuit should take as input one of the first eight letters of the alphabet and display the Morse code for it on a red LED. Use switches  $SW_{2-0}$  and pushbuttons  $KEY_{1-0}$  as inputs. When a user presses  $KEY_1$ , the circuit should display the Morse code for a letter specified by  $SW_{2-0}$  (000 for A, 001 for B, etc.), using 0.5-second pulses to represent dots, and 1.5-second pulses to represent dashes. Pushbutton  $KEY_0$  should function as an asynchronous reset.



Figure 7.3: LAB 7: Hint for part IV (Diagram)



#### SOLUTION

Our idea is the same with the LAB5\_PART\_IV but now I try to use a state machine so firstly I create state.

```
parameter A=3'b000,

B=3'b001,

C=3'b010,

D=3'b011,

E=3'b100,

F=3'b101,

G=4'b110,

H=3'b111;
```

Whenever user change the input I will update the status of the machine

```
lalways@(SW)
2 begin
      case(SW)
          A: Y D=A;
          B: Y D=B;
          C: Y D=C;
          D: Y_D=D;
          E: Y D=E;
8
          F: Y_D=E;
9
          G: Y_D=G;
10
          H: Y_D=H;
11
      endcase
12
13 end
14
```

Then when they press button Key\_1 I will update the OUTPUT\_SIGNAL

```
lalways@(posedge KEY[1]) begin
         y_Q = Y_D;
         case (y_Q)
         0: SIGNAL = 14'b00101110000000; // A
         1: SIGNAL = 14'b00111010101000; // B
         2: SIGNAL = 14'b00111010111010; // C
         3: SIGNAL = 14'b00111010100000; // D
         4: SIGNAL = 14'b0010000000000; // E
         5: SIGNAL = 14'b00101011101000; // F
9
         6: SIGNAL = 14'b00111011101000; // G
10
         7: SIGNAL = 14'b00101010100000; // H
11
         default : SIGNAL=14'bxxxxxxxxxxxx;
12
         endcase
13
14 end
```

The value of Signal have meaning that because I use a counter to count half a second and I will to change the value of LED following the index of SIGNAL ("-"=3'b111=1.5 second, "."=1b'1=0.5 second)

```
counter k bit ins1(HALFSEC,Clk,KEY[0]);
2defparam ins1.n=26;
3defparam ins1.k=25000000;//25000000
salways @(negedge Clk) begin
     if(HALFSEC==24999999) half=1;//24999999
     else half=0;
8 end
10 assign reset=KEY[1] && KEY[0];
11
12 counter k bit ins2(INDEX,half,reset);
13 defparam ins2.n=4;
14defparam ins2.k=14;
15
16 always begin
    case (INDEX)
            O:LEDR = SIGNAL[13];
            1:LEDR= SIGNAL[12];
19
            2:LEDR= SIGNAL[11];
            3:LEDR= SIGNAL[10];
21
            4:LEDR= SIGNAL[9];
            5:LEDR= SIGNAL[8];
            6:LEDR= SIGNAL[7];
            7:LEDR= SIGNAL[6];
            8:LEDR= SIGNAL[5];
26
            9:LEDR= SIGNAL[4];
27
            10:LEDR= SIGNAL[3];
28
            11:LEDR= SIGNAL[2];
29
            12:LEDR= SIGNAL[1];
30
            13:LEDR= SIGNAL[0];
31
     endcase
32
33 end
```

#### VERIFICATION



Figure 7.4: LAB 7: Simulation Result for part IV

### **Chapter 8**

# **Memory Blocks**

### 8.1 Introduction

In computer systems it is necessary to provide a substantial amount of memory. If a system is implemented using FPGA technology it is possible to provide some amount of memory by using the memory resources that exist in the FPGA device. In this exercise we will examine the general issues involved in implementing such memory.

A diagram of the random access memory (RAM) module that we will implement is shown in Figure 1a. It contains 32 four-bit words (rows), which are accessed using a five-bit address port, a four-bit data port, and a write control input.



Figure 8.1: LAB 8: Introduction to RAM



### 8.2 Part III

### REQUIREMENT

Instead of creating a memory module subcircuit by using the IP Catalog, we can implement the required memory by specifying its structure in Verilog code. In a Verilog-specified design it is possible to define the memory as amultidimensional array.

#### SOLUTION

One thing to notice about the RAM IP - which is used in part I and part II is that at the time we write new data to the RAM, that value immediately appears on the output.

```
imodule part3 (CLK, ADDRESS, DATA IN, WREN, display add0,
     display add1, display in, display out);
              CLK, WREN;
    input
    input
              [4:0] ADDRESS;
    input
              [3:0]DATA_IN;
              [6:0]display_in, display_out, display_add0,
    output
    display_add1;
              [3:0] RAM32X4[31:0];
    reg
              [3:0] DATA OUT;
    reg
9
    always @(posedge CLK)
10
       if (WREN) RAM32X4[ADDRESS] <= DATA IN;</pre>
11
    always @(posedge CLK)
13
        if (WREN) DATA OUT <= DATA IN;
       else DATA_OUT <= {4{~WREN}} & RAM32X4[ADDRESS];</pre>
15
16
                                              .OUT(display in));
    control7SEG data in (.IN(DATA IN),
17
    control7SEG data_out (.IN(DATA_OUT), .OUT(display out));
18
    control7SEG address0 (.IN(ADDRESS%16), .OUT(display add0));
19
    control7SEG address1 (.IN(ADDRESS/16), .OUT(display_add1));
20
21
22 endmodule
```



### 8.3 Part IV

The SRAM block in Figure 1 has a single port that provides the address for both read and write operations. For this part you will create a different type of memory module, in which there is one port for supplying the address for a read operation, and a separate port that gives the address for a write operation. Perform the following steps.

- 1. Create a new Quartus project for your circuit. To generate the desired memory module open the IP Catalog and select the RAM: 2-PORT module in the Basic Functions > On Chip Memory category. As shown in Figure 5, choose With one read port and one write port in the category called How will you be using the dual port ram?
- 2. Configure the memory size, clocking method, and registered ports the same way as Part II. As shown in Figure 6 select I do not care (The outputs will be undefined) for Mixed Port Read-During-Write for Single Input Clock RAM. This setting specifies that it does not matter whether the memory outputs the new data being written, or the old data previously stored, in the case that the write and read addresses are the same during a write operation.



Figure 5: Configuring the two input ports of the RAM.

Figure 8.2: LAB 8: RAM IP configuration (1)

3. You will need to create a MIF file like the one in Figure 8 to test your circuit. Finish the Wizard and then examine the generated memory module in the file ram32x4.v.



Figure 6: Configuring the output of the RAM when reading and writing to the same address.

Figure 8.3: LAB 8: RAM IP configuration (2)

- 4. Write a Verilog file that instantiates your dual-port memory. To see the RAM contents, add to your design a capability to display the content of each four-bit word (in hexadecimal format) on the 7-segment display  $HEX_0$ . Use a counter as a read address, and scroll through the memory locations by displaying each word for about one second. As each word is being displayed, show its address (in hex format) on the 7-segment displays  $HEX_{3-2}$ . Use the 50 MHz clock, CLOCK50, and use  $KEY_0$  as a reset input. For the write address and corresponding data use switches  $SW_{8-4}$  and  $SW_{3-0}$ . Show the write address on  $HEX_{5-4}$  and show the write data on  $HEX_1$ .
- 5. Test your circuit and verify that the initial contents of the memory match your ram32x4.miffile.





Figure 8.4: LAB 8: RAM IP configuration (3)



Figure 8.5: LAB 8: Simulation Resule for part IV

The following is the code of ram 32x4.mif file which is initialized for the memory.

```
1WIDTH=4;
2DEPTH=32;
3 ADDRESS_RADIX=UNS;
4DATA_RADIX=UNS;
5 CONTENT BEGIN
    0
             1;
    1
             2;
    2
       : 0;
    3
      : 5;
    4
       : 0;
11
    [6..7]
12
                 0;
    [8..9]
                 1;
13
             0;
    10
14
    11
             1;
15
    12
             10;
16
    13
             0;
```



```
14 : 1;
18
   [15..16] :
                 0;
19
    [17..18] :
                 1;
20
    [19..20] :
                 0;
    21 : 11;
22
    22 : 0;
23
    [23..25] :
                 1;
    26 : 0;
    27 : 15;
    [28..31] :
                 0;
28 END;
```

### Chapter 9

# A Simple Processor

### 9.1 Introduction

A **central processing unit (CPU)**, also called a **central processor**, **main processor** or just **processor**, is the electronic circuitry that executes instructions comprising a computer program. The CPU performs basic arithmetic, logic, controlling, and input/output (I/O) operations specified by the instructions in the program. This contrasts with external components such as main memory and I/O circuitry, and specialized processors such as graphics processing units (GPUs).

The form, design, and implementation of CPUs have changed over time, but their fundamental operation remains almost unchanged. Principal components of a CPU include the arithmetic logic unit (ALU) that performs arithmetic and logic operations, processor registers that supply operands to the ALU and store the results of ALU operations, and a control unit that orchestrates the fetching (from memory), decoding and execution of instructions by directing the coordinated operations of the ALU, registers and other components.

The following figure depicts the internals of a CPU.

In which,

- The **resistors**  $R_0$ ,  $R_1$ ,  $R_2$ , etc. are basically the CPU's internal RAM, and it will only have a small number of these. These resistors can either store numeric values or specific functions.
- The arithmetic logic unit is responsible for performing additions, subtractions, logic ands and ors, and other source of computation.
- The **status flags** registor is a collection of bits which will gives us information about the status of the CPU and the ALU.
- The program counter is used to store the address of where we are up to in our program. So, as the program is executed sequentially, the program counter in-





Figure 9.1: LAB 9: Hint for part I

creases. Furthermore, its value can be set depending on the result of something in the **status flags** register.

• **Input/Output** is how we are going to communicate, meaning getting the data in and out of the CPU.

### 9.2 Part I

The following figure shows a *processor* that contains a number of nine-bit registers, a multiplexer, an adder/subtractor unit, and a control unit (finite state machine). Data is input to this system via the nine-bit DIN input. This data can be loaded through the nine-bit wide multiplexer into the various registers, such as  $R_0$ , . . ,  $R_7$  and A. The multiplexer also allows data to be transferred from one register to another. The multiplexer's output wires are called a bus in the figure because this term is often used for wiring that allows data to be transferred from one location in a system to another.

Addition or subtraction of signed numbers is performed by using the multiplexer to first place one nine-bit number onto the bus wires and loading this number into register A. Once this is done, a second nine-bit number is placed onto the bus, the adder/subtractor unit performs the required operation, and the result is loaded into register G. The data in G can then be transferred to one of the other registers as required





Figure 9.2: LAB 9: Hint for part I (Diagram)

The system can perform different operations in each clock cycle, as governed by the control unit. This unit determines when particular data is placed onto the bus wires and it controls which of the registers is to be loaded with this data. For example, if the control unit asserts the signals  $R0_{out}$  and  $A_{in}$ , then the multiplexer will place the contents of register  $R_0$  onto the bus and this data will be loaded on the next active clock edge into A.

The *processor* executes operations specified in the form of *instructions*. The following table lists the instructions the processor has to support. The left column shows the name of an instruction and its operands. The meaning of the syntax  $Rx \leftarrow [Ry]$  is that the contents of resister Ry are loaded into register Rx. The mv (move) instruction allows data to be copied from one register to another. For the mvi (move immediate) instruction, the expression  $Rx \leftarrow D$  indicates that the nine-bit constant D is loaded into register Rx.

Each instruction can be encoded using the nine-bit format *IIIXXXYYY* where *III* specifies the instruction, *XXX* gives the *Rx* register, and *YYY* gives the *Ry* register. Al-

| Operation            | Function performed          |
|----------------------|-----------------------------|
| $\mathbf{mv} Rx, Ry$ | $Rx \leftarrow [Ry]$        |
| mvi Rx,#D            | $Rx \leftarrow D$           |
| add $Rx,Ry$          | $Rx \leftarrow [Rx] + [Ry]$ |
| sub Ry,Ry            | $Rx \leftarrow [Rx] - [Ry]$ |

Table 9.1: LAB 9: Table of instruction for simple processor

though only two bits are needed to encode our four instructions, we are using three bits because other instructions will be added to the processor later. Assume that III = 000 for the **mv** instruction, 001 for **mvi**, 010 for **add**, and 011 for **sub**. Instructions are loaded from the the external input DIN, and stored into the IR register, using the connection indicated above. For the mvi instruction, the YYY field has no meaning, and the immediate data #D has to be supplied on the DIN input in the clock cycle after the mvi instruction word is stored into IR.

Some instructions, such as an addition or subtraction, take more than one clock cycle to complete, because multiple transfers have to be performed across the bus. The finite state machine in the control unit "steps through" such instructions, asserting the control signals needed in successive clock cycles until the instruction has completed. The processor starts executing the instruction on the DIN input when the Run signal is asserted and the processor asserts the Done output when the instruction is finished. The following table indicates the control signals that can be asserted in each time step to implement the instructions in the previous table. Note that the only control signal asserted in time step 0 is  $IR_{in}$ , so this time step is not shown in the table.

|                                       | T1                               | T2                 | Т3                             |
|---------------------------------------|----------------------------------|--------------------|--------------------------------|
| ( <b>mv</b> ): $I_0$                  | $Ry_{out}$ , $Rx_{in}$ , $done$  |                    |                                |
| ( <b>mvi</b> ): $I_1$                 | $DIN_{out}$ , $Rx_{in}$ , $done$ |                    |                                |
| ( <b>add</b> ): <i>I</i> <sub>2</sub> | $Rx_{out}, A_{in}$               | $Ry_{out}, G_{in}$ | $G_{out}$ , $Rx_{in}$ , $done$ |
| ( <b>sub</b> ): <i>I</i> <sub>3</sub> | $Rx_{out}, A_{in}$               | $Ry_{out}, G_{in}$ | $G_{out}$ , $Rx_{in}$ , $done$ |

Table 9.2: LAB 9: Detailed executing step for each instruction



The following block of **Verilog** code can be used to model the described processor.

```
1module pro(CLK,D_IN, RUN, RESET, DONE, BUS);
              [8:0]
    input
                       D IN;
    input
                       CLK, RESET, RUN;
              [8:0]
                       BUS /*synthesis keep*/;
    output
                       DONE;
    output
              [8:0]
                       reg0 out, reg1 out, reg2 out, reg3 out, reg4 out,
    wire
    reg5 out, reg6 out, reg7 out, regA out, regG out /*synthesis keep*/;
                       addsub out /*synthesis keep*/;
             [8:0]
8
             [9:0]
                       reg en /*synthesis keep*/;
    wire
9
             [9:0]
                       multi select /*synthesis keep*/;
    wire
10
                       CODE /*synthesis keep*/;
    wire
              [8:0]
                       MODE /*synthesis keep*/;
    wire
          reg0 (.CLK(CLK), .EN(reg en[0]), .IN(BUS),
14
    .OUT(reg0 out));
          reg1 (.CLK(CLK), .EN(reg en[1]), .IN(BUS), .OUT(reg1 out));
    regn
    regn
          reg2 (.CLK(CLK), .EN(reg_en[2]), .IN(BUS), .OUT(reg2_out));
16
          reg3 (.CLK(CLK), .EN(reg en[3]), .IN(BUS), .OUT(reg3 out));
    regn
          reg4 (.CLK(CLK), .EN(reg en[4]), .IN(BUS), .OUT(reg4 out));
    regn
18
          reg5 (.CLK(CLK), .EN(reg en[5]), .IN(BUS), .OUT(reg5 out));
    regn
19
          reg6 (.CLK(CLK), .EN(reg en[6]), .IN(BUS), .OUT(reg6 out));
    regn
20
          reg7 (.CLK(CLK), .EN(reg_en[7]), .IN(BUS), .OUT(reg7_out));
    regn
          regA (.CLK(CLK), .EN(reg_en[8]), .IN(BUS), .OUT(regA_out));
22
    regn regG (.CLK(CLK), .EN(reg_en[9]), .IN(addsub_out),
23
    .OUT(regG out));
    regn regI (.CLK(CLK), .EN(RUN), .IN(D IN), .OUT(CODE));
24
    multiplexer inst0 (.INO(reg0_out), .IN1(reg1 out), .IN2(reg2 out),
26
                         .IN3(reg3 out), .IN4(reg4 out), .IN5(reg5 out),
                         .IN6(reg6 out), .IN7(reg7 out), .IN8(regG out),
28
                         .IN9(D IN), .SELECT(multi select), .OUT(BUS));
29
30
                inst1 (.MODE(MODE), .INO(regA_out), .IN1(BUS),
    addsub
31
                         .OUT(addsub_out));
32
33
                inst2 (.CLK(CLK), .RUN(RUN), .RESET(RESET), .DONE(DONE),
    control
34
                         .CODE(CODE), .REG_EN(reg_en),
                         .MULTI SELECT(multi select), .MODE(MODE));
37 endmodule
39 module control(CLK, CODE, RUN, RESET, DONE, MODE, REG EN, MULTI SELECT);
    parameter MV=3'b000, MVI=3'b001, ADD=3'b010, SUB=3'b011, LDY=3'b100,
    UDX=3'b101, LDI=3'b110;
              [8:0]
    input
41
                       CODE;
                       RUN, RESET, CLK;
    input
```

```
43
    output
              reg [9:0]
                            REG EN;
44
              reg [9:0]
                            MULTI SELECT;
    output
45
    output
                            DONE, MODE;
              reg
47
              [2:0]
                        fsm_in, fsm_out /*synthesis keep */;
    reg
    //FSM
51
    always @(posedge CLK) begin
        fsm out <= fsm in;
53
    end
54
    always @(CODE) begin
56
        case (fsm_out)
           MV: fsm in = CODE [8:6];
58
           MVI:fsm_in = LDI;
59
           ADD:fsm_in = LDY;
60
           SUB:fsm_in = LDY;
           LDY:fsm_in = UDX;
62
           UDX:fsm_in = CODE [8:6];
           default: fsm in = CODE [8:6];
        endcase
    end
66
    //Control
    always @(fsm in) begin
69
           if (fsm in==MV) begin
70
              MULTI SELECT = {10{1'b0}} | (1<<CODE[2:0]);
              REG EN
                             = \{10\{1'b0\}\} \mid (1 < CODE[5:3]);
72
              DONE
73
           end else
           if (fsm_in==MVI) begin
              MULTI SELECT = \{10\{1'b0\}\}\ |\ (1<<9);
              REG EN
                             = \{10\{1'b0\}\} \mid (1 << CODE[5:3]);
              DONE
                             = 0 :
78
           end else
79
           if (fsm_in==LDI) begin
                             = \{10\{1'b0\}\} \mid (0 < CODE[5:3]);
              REG EN
81
              DONE
                             = 1;
           end else
83
           if (fsm_in==ADD | fsm_in==SUB) begin
              MULTI SELECT = {10{1'b0}} | (1<<CODE[5:3]);
                             = \{10\{1'b0\}\} \mid (1<<8);
              REG EN
              DONE
                             = 0;
           end else
           if (fsm in==LDY) begin
              MULTI SELECT = {10{1'b0}} | (1<<CODE[2:0]);
```

```
= \{10\{1'b0\}\} \mid (1 << 9);
               REG EN
91
               DONE
                              = 0;
92
            end else
93
            if (fsm in==UDX) begin
               MULTI_SELECT = {10{1'b0}} | (1<<8);
                              = {10{1'b0}} | (1<<CODE[5:3]);
               REG EN
               DONE
                              = 1;
            end
            if (fsm in==ADD) MODE = 1'b0 ;
100
            if (fsm out==SUB)MODE = 1'b1 ;
101
102
        end
103
104
105 endmodule
107 module multiplexer(INO, IN1, IN2, IN3, IN4, IN5, IN6, IN7, IN8, IN9,
     SELECT, OUT);
                         INO, IN1, IN2, IN3, IN4, IN5, IN6, IN7, IN8, IN9;
     input
               [8:0]
108
     input
               [9:0]
                         SELECT;
109
     output
               [8:0]
                         OUT /*synthesis keep*/;
110
111
               OUT = INO & {9{SELECT[0]}} |
     assign
                      IN1 & {9{SELECT[1]}} |
113
                      IN2 & {9{SELECT[2]}} |
                      IN3 & {9{SELECT[3]}} |
115
                      IN4 & {9{SELECT[4]}} |
116
                      IN5 & {9{SELECT[5]}} |
117
                      IN6 & {9{SELECT[6]}} |
118
                      IN7 & {9{SELECT[7]}} |
119
                      IN8 & {9{SELECT[8]}} |
120
                      IN9 & {9{SELECT[9]}};
122 endmodule
124module addsub(MODE, INO, IN1, OUT);
     parameter ADD=1'b0, SUB=1'b1;
126
               [8:0] INO, IN1 /*synthesis keep*/;
     input
127
     input
                      MODE;
128
               reg[8:0] OUT;
     output
129
130
131
     always @(INO, IN1) begin
        if (MODE==ADD) OUT = IN1 + INO;
        else OUT = IN1 - INO;
134
     end
136
137
```



```
138 endmodule
140 module regn(IN, EN, CLK, OUT);
_{141} parameter n = 9;
               [n-1:0] IN;
     input
     input
               EN, CLK;
     output reg [n-1:0] OUT;
145
     always @(posedge CLK)
        if (EN)
147
           OUT <= IN;
149 endmodule
```

Using Quartus, we can generate a schematic block diagram and a waveform simulation, and the results are as followed.



Figure 9.3: LAB 9: Schematic for part 1

Here are some explanations for the simulation result above:

- At t = 10 ns, the instruction 120 (9'b001010000)  $\iff$  "**mvi** R2" is loaded into processor via **Run** signal, then at t = 15ns it is executed **Run** signal. In the next clock pulse (at t = 25ns), the value 050 is loaded into R2 and the signal **Done** is immediately returned. This operation takes 2 clock pulses to complete.
- At t = 20ns, the instruction 120 (9'b001011000)  $\iff$  "mvi R3" is loaded into processor via **Run** signal, then at t = 25ns it is executed. In the next clock pulse (at t = 35 ns), the value 050 is loaded into R2 and the signal **Done** is immediately returned. This operation takes 2 clock pulses to complete.
- At t = 50ns, the instruction 110 (9'b001001000)  $\iff$  "mvi R1" is loaded into BUS\_WIRE, then at t = 55ns flows to the processor via the **Run** signal. In the next clock pulse (at t = 65ns), the value 001 is loaded into R1 and the signal Done is immediately returned. This operation takes 2 clock pulses to complete.
- At t = 70ns, the instruction 332 (9'b011011010)  $\iff$  "sub R3,R2" is loaded into processor via **Run** signal, then it is executed at t = 75ns - this is the reason why



Figure 9.4: LAB 9: Stimulation Result for part I

at this time, the BUS\_WIRE hold the value of R3 (020), immediately, this value flows to the **Addsub** module. At the next clock pulse, the value of the  $R_2$  (050) is loaded into the BUS\_WIRE, then flow to Addsub to compute the value, in this case, this module minus 020 from 050 and save into  $R_3$ . This operation takes 3 clock pulses to complete.



### 9.3 Part II

Let's take this one step further by adding a memory module and a counter to our processor. The counter is used to read the contents of successive addresses in the memory, and this data is provided to the processor as a stream of instructions. To simplify the design and testing of this circuit we will use separate clock signals, PClock and MClock, for the processor and the memory.



Figure 9.5: LAB 9: Hint for part II (Diagram)

The counter we will be using is just a simple mod-32 counter. The **verilog** code for the counter is as followed.

```
imodule counterv(CLK,RESET,Q);
input CLK,RESET;
output reg [4:0] Q;
always@(posedge CLK) begin
if(!RESET) Q<=0;
else Q<=Q+1;
end
endmodule</pre>
```

Next, the memory we will be using will be called a *synchronous read-only memory* (*synchronous ROM*) since it has only a read port and no write port. Using the Quartus IP Catalog tool, we can create this memory module as follow.

We can initialize the initial content of the memory by using a *Memory Initialization File* [.mif]. So we created such file, named *inst\_mem.mif* and its content is as followed.





Figure 9.6: LAB 9: ROM IP configuration (1)

```
2WIDTH=9;
3 DEPTH=32;
5 ADDRESS_RADIX=UNS;
6DATA_RADIX=OCT;
8 CONTENT BEGIN
               100;
     1
               005;
10
     2
               010;
11
     3
               201;
               300;
     4
      [5..31] :
                    000;
15 END;
```





Figure 9.7: LAB 9: ROM IP configuration (2)

Using **Quartus**, we can generate a schematic block diagram and a waveform simulation.



Figure 9.8: LAB 9: Schematic for part II

### Chapter 10

### **An Enhanced Processor**

### 10.1 Part III

#### REQUIREMENT

1. In this part you will extend the capability of the processor so that the external counter is no longer needed, and so that the processor has the ability to perform read and write operations using memory or other devices. You will add three new types of instructions to the processor, as displayed in Table below.

| Operation                    | Function performed                |
|------------------------------|-----------------------------------|
| $\operatorname{ld} Rx, [Ry]$ | $Rx \leftarrow [[Ry]]$            |
| st $Rx$ , $[Ry]$             | $[Ry] \leftarrow [Rx]$            |
| $\operatorname{mvnz} Rx, Ry$ | if $G = 0$ , $Rx \leftarrow [Ry]$ |

Figure 10.1: LAB 10: Added instructions

2. A schematic of the enhanced processor is given in Figure 11. In this figure, registers R0 to R6 are the same as in Figure 1 of Laboratory Exercise 9, but register R7 has been changed to a counter. This counter is used to provide the addresses in the memory from which the processor's instructions are read; in the preceding lab exercise, a counter external to the processor was used for this purpose. We will refer to R7 as the processor's program counter (PC), because this terminology is common for real processors available in the industry.



Figure 10.2: LAB 10: Hint for part III (Diagram)

- 3. The processor's control unit increments PC by using the **incr\_PC signal**, which is just an enable on this counter. It is also possible to directly load an address into PC (R7) by having the processor execute an **mv** or **mvi** instruction in which the destination register is specified as R7. In this case, the control unit uses the signal R7in to perform a parallel load of the counter. In this way, the processor can execute instructions at any address in memory, as opposed to only being able to execute instructions that are stored in successive addresses. Similarly, the current contents of PC can be copied into another register by using a mv instruction. An example of code that uses the PC register to implement a loop is shown below
- 4. Figure 11 shows two registers in the processor that are used for data transfers. The ADDR register is used to send addresses to an external device, such as a memory module, and the DOUT register is used by the processor to provide data that can be stored outside the processor. One use of the ADDR register is for reading, or fetching, instructions from memory; when the processor wants to fetch an instruction, the contents of PC (R7) are transferred across the bus and loaded into ADDR. This address is pro-



```
mvi R2,#1
mvi R4,#10000000 % binary delay value
mv R5,R7 % save address of next instruction
sub R4,R2 % decrement delay count
mvnz R7,R5 % continue subtracting until delay count gets to 0
```

Figure 10.3: LAB 10: Example for Loops

vided to memory. In addition to fetching instructions, the processor can read data at any address by using the ADDR register. Both data and instructions are read into the processor on the DIN input port. The processor can write data for storage at an external address by placing this address into the ADDR register, placing the data to be stored into its DOUT register, and asserting the output of the W (write) flip-flop to 1.

5. Figure 12 illustrates how the enhanced processor is connected to memory and other devices. The memory unit in the figure supports both read and write operations and therefore has both address and data inputs, as well as a write enable input. The memory also has a clock input, because the address, data, and write enable inputs must be loaded into the memory on an active clock edge. This type of memory unit is usually called a synchronous static random access memory (synchronous SRAM). Figure 12 also includes a 9-bit register that can be used to store data 2 ADDR DOUT from the processor; this register might be connected to a set of LEDs to allow display of data on your DE-series board. To allow the processor to select either the memory unit or register when performing a write operation, the circuit includes some logic gates that perform address decoding: if the upper address lines are A8A7 = 00, then the memory module will be written at the address given on the lower address lines. Figure 12 shows n lower address lines connected to the memory; for this exercise a memory with 128 words is probably sufficient, which implies that n = 7 and the memory address port is driven by A6 . . . A0. For addresses in which A8A7 = 01, the data written by the processor is loaded into the register whose outputs are called LEDs in Figure 12.

#### **SOLUTION**

#### **Entire Design**

```
output reg [8:0] LEDR;
   wire [8:0] DIN, ADDR, DOUT, LEDsOUT ;
8 wire Resetn, Run, W
  wire newclock;
reg LEDen, MEMen;
   counter_modk C_new (CLOCK_50, 1, newclock);
   defparam C_new.n = 26;
   defparam C new.k = 2;
14
   assign Run
15
                    = SW;
   assign Resetn
16
                    = KEY;
   always begin
17
    if (LEDen==1'b1) LEDR = LEDsOUT;
18
   end
19
20
   always
21
  begin
22
     LEDen = W & \sim (ADDR[8] \mid \sim ADDR[7]);
23
     MEMen = W & \sim (ADDR[8] \mid ADDR[7]);
24
25
   end
26
              PO (DIN, Resetn, newclock, Run, ADDR, DOUT, W);
   proc2
              LEDs (DOUT, 1, newclock, LEDsOUT);
   regn
   ramlpm
              Memory (ADDR, newclock, DOUT, MEMen, DIN);
31 endmodule
```

**proc2** module: this processor is quite similar to the **proc** module we use in the simple processor, but it is added some state to handle new instruction.

Furthernmore, the register R7 is now modified to implement parallel load.

```
wire [0:2] I
                     /*synthesis keep*/;
   reg [9:0] MUXsel;
   wire [8:0] RO, R1, R2, R3, R4, R5, R6, R7, result;
   wire [8:0] A, G;
   wire [2:0] Tstep_Q;
18
   wire Clear = Done || ~Resetn;
   upcount Tstep (Clear, Clock, Tstep_Q);
21
   assign I = IR[0:2];
   dec3to8 decX (IR[3:5], 1'b1, Xreg);
23
   dec3to8 decY (IR[6:8], 1'b1, Yreg);
   always @(Tstep_Q or I or Xreg or Yreg)
25
   begin
26
     //specify initial values
27
     IRin = 1'b0;
28
     Rout[7:0] = 8'b00000000;
29
     Rin[7:0] = 8'b000000000;
30
     DINout = 1'b0;
31
     Ain = 1'b0;
32
     Gout = 1'b0;
33
     Gin = 1'b0;
34
     AddSub = 1'b0;
35
     DOUTin = 1'b0;
36
     ADDRin = 1'b0;
37
     W D = 1'b0;
38
     incr pc = 1'b0;
39
     Done = 1'b0;
41
     case (Tstep Q)
43
       3'b000: // load next instruction in time step 0
44
       begin
45
          Rout = 8'b10000000;
46
          ADDRin = 1'b1;
          incr_pc = 1'b1;
48
49
       3'b001: // store next instruction in time step 1
50
       begin
51
          IRin = 1'b1 & Run; // should this be ANDed with Run?
52
          ADDRin = 1'b1;
53
       3'b010: //define signals in time step 1
          case (I)
            3'b000: // mv
            begin
              Rout = Yreg;
              Rin = Xreg;
              Done = 1'b1;
61
```

```
end
62
             3'b001: // mvi
63
             begin
               DINout = 1'b1;
               Rin = Xreg;
66
               Done = 1'b1;
               incr_pc = 1'b1;
             end
             3'b010: // add
70
             begin
               Rout = Xreg;
               Ain = 1'b1;
73
74
             3'b011: // sub
75
             begin
76
               Rout = Xreg;
77
               Ain = 1'b1;
78
             end
79
             3'b100: // ld
80
             begin
81
               Rout = Yreg;
               ADDRin = 1'b1;
83
             end
             3'b101: // st
85
             begin
               Rout = Xreg;
               DOUTin = 1'b1;
             end
89
             3'b110: // mvnz
             begin
91
               if (G != 0) begin
92
                  Rout = Yreg;
93
                  Rin = Xreg;
94
               end
95
               Done = 1'b1;
96
             end
97
           endcase
98
        3'b011: //define signals in time step 2
           case (I)
100
             3'b010: // add
101
             begin
102
               Rout = Yreg;
               Gin = 1'b1;
             end
             3'b011: // sub
106
             begin
107
               Rout = Yreg;
108
               Gin = 1'b1;
109
```

```
AddSub = 1'b1;
110
            end
            3'b100: // ld
            begin
               DINout = 1'b1;
               Rin = Xreg;
               Done = 1'b1;
            3'b101: // st
118
            begin
119
               Rout = Yreg;
120
               ADDRin = 1'b1;
               W D = 1'b1;
          endcase
124
        3'b100: //define signals in time step 3
          case (I)
126
            3'b010: // add
            begin
               Gout = 1'b1;
129
               Rin = Xreg;
               Done = 1'b1;
131
            end
            3'b011: // sub
133
            begin
               Gout = 1'b1;
               Rin = Xreg;
136
               Done = 1'b1;
             end
138
          endcase
139
      endcase
140
    end
141
142
    counterlpm reg_7 (1'b1, Clock, incr_pc, BusWires, ~Resetn,
143
     Rin[7], R7);
    regn reg 0 (BusWires, Rin[0], Clock, R0);
144
    regn reg_1 (BusWires, Rin[1], Clock, R1);
145
    regn reg_2 (BusWires, Rin[2], Clock, R2);
146
    regn reg 3 (BusWires, Rin[3], Clock, R3);
147
    regn reg 4 (BusWires, Rin[4], Clock, R4);
148
    regn reg_5 (BusWires, Rin[5], Clock, R5);
149
    regn reg_6 (BusWires, Rin[6], Clock, R6);
    regn reg_IR (DIN, IRin, Clock, IR);
    defparam reg_IR.n = 9;
    regn reg_A (BusWires, Ain, Clock, A);
153
    regn reg_G (result, Gin, Clock, G);
154
    regn reg ADDR (BusWires, ADDRin, Clock, ADDR);
```

```
regn reg_DOUT (BusWires, 1, Clock, DOUT);
    regn reg W (W D, 1'b1, Clock, W);
158
    defparam reg_W.n = 1;
159
    addsub AS (~AddSub, A, BusWires, result);
161
    //define the bus
    always @ (MUXsel or Rout or Gout or DINout)
164
165
      MUXsel[9:2] = Rout;
166
      MUXsel[1] = Gout;
167
      MUXsel[0] = DINout;
168
169
      case (MUXsel)
170
        10'b000000001: BusWires = DIN;
        10'b0000000010: BusWires = G;
        10'b0000000100: BusWires = R0;
        10'b0000001000: BusWires = R1;
174
        10'b0000010000: BusWires = R2;
175
        10'b0000100000: BusWires = R3;
176
        10'b00010000000: BusWires = R4;
        10'b0010000000: BusWires = R5;
178
        10'b0100000000: BusWires = R6;
        10'b1000000000: BusWires = R7;
180
      endcase
181
    end
182
184 endmodule
186 module upcount(Clear, Clock, Q);
    input Clear, Clock;
187
    output [2:0] Q;
188
    reg [2:0] Q;
189
190
    always @(posedge Clock)
191
      if (Clear)
192
        Q \le 3'b0;
193
      else
194
        Q \le Q + 1'b1;
195
196 endmodule
198 module dec3to8(W, En, Y);
    input [2:0] W;
    input En;
    output [0:7] Y;
201
    reg [0:7] Y;
202
203
    always @(W or En)
```



```
begin
205
      if (En == 1)
206
        case (W)
207
           3'b000: Y = 8'b10000000;
           3'b001: Y = 8'b01000000;
209
           3'b010: Y = 8'b00100000;
           3'b011: Y = 8'b00010000;
           3'b100: Y = 8'b00001000;
212
           3'b101: Y = 8'b00000100;
213
           3'b110: Y = 8'b00000010;
214
           3'b111: Y = 8'b00000001;
215
        endcase
216
      else
217
        Y = 8'b00000000;
218
    end
219
220 endmodule
221
```

#### Memory file

```
1 WIDTH=9;
2DEPTH=128;
3 ADDRESS_RADIX=HEX;
4DATA_RADIX=BIN;
5 CONTENT BEGIN
    00
        :
             001001000;
    01
             00000001;
    02
             001010000;
    03
             00000000;
9
    04
             001011000;
10
    05
             010000000;
11
    06
             101010011;
12
    07 :
             010010001;
13
    08 :
             001011000;
14
    09
             111111111;
    OΑ
             000101111;
16
    OΒ
             001100000;
17
    0C
             111111111;
18
    OD
             00000111;
19
    0E
             011100001;
20
    0F
             110111000;
21
    10
             011011001;
22
    11
             110111101;
23
    12
             001111000;
24
             00000100;
    13
        :
     [14..7F] : 000000000;
27 END;
```

#### **VERIFICATION**

We failed to implementation the enhanced processor. The main reason is we cannot control the flow of data from memory by using new version of register R7.



Figure 10.4: LAB 10: Stimulation Result for Part III

### Chapter 11

# Implementing Algorithms in Hardware

### 11.1 Introduction

This is an exercise in using algorithmic state machine charts to implement algorithms as hardware circuits.

Algorithmic State Machine (ASM) charts are a design tool that allow the specification of digital systems in a form similar to a flow chart. An example of an ASM chart is shown in Figure 11.1. It represents a circuit that counts the number of bits set to 1 in an n-bit input A ( $A = a_{n-1}a_{n-2}...a_1a_0$ ). The rectangular boxes in this diagram represent the states of the digital system, and actions specified inside of a state box occur on each active clock edge in this state. Transitions between states are specified by arrows. The diamonds in the ASM chart represent conditional tests, and the ovals represent actions taken only if the corresponding conditions are either true (on an arrow labeled 1) or false (on an arrow labeled 0).

In this ASM chart, state S1 is the initial state. In this state the result is initialized to 0, and data is loaded into a register A, until a start signal, s, is asserted. The ASM chart then transitions to state S2, where it increments the result to count the number of 1's in register A. Since state S2 specifies a shifting operation, then A should be implemented as a shift register. Also, since the result is incremented, then this variable should be implemented as a counter. When register A contains 0 the ASM chart transitions to state S3, where it sets an output Done = 1 and waits for the signal s to be deasserted.





Figure 11.1: LAB 11: Hint for part I (ASM chart for bits counting)



### 11.2 Part I

#### REQUIREMENT

- 1. Write Verilog code to implement the bit-counting circuit using the ASM chart shown in Figure 1 on a DE-series board. Include in your Verilog code the datapath components needed, and make an FSM for the control circuit.
- 2. The inputs to your circuit should consist of an 8-bit input connected to slide switches  $W_{7-0}$ , a synchronous reset connected to  $KEY_0$ , and a start signal (s) connected to switch  $SW_9$ . Use the 50 MHz clock signal provided on the board as the clock input for your circuit. Be sure to synchronize the s signal to the clock.
- 3. Display the number of 1s counted in the input data on the 7-segment display  $HEX_0$ , and signal that the algorithm is finished by lighting up  $LEDR_9$ .

#### **SOLUTION**

In this lab, we were introduced to the **datapath** definition. A finite State Machine is used to control what is plane to be done in its state, another component in the design is the **datapath**.

Based on the idea of the datapath of part 1, we constructed the datapath as follows.

#### The FSM for this part

```
1//FSM Control
2always @(posedge flag) begin
3    case (status)
4     INIT: begin
5          count <= 0;
6          DONE <= 0;
7          a <= DATA_IN;
8     end
9     BEGIN: begin
10     if (a[0]==1'b1) count <= count + 1;</pre>
```



#### **VERIFICATION**

As we can see, our DIN is 00000011, which contains four 2s, and the result is exactly 2 at t = 65 ns (7'b0100100 is the signal representing 2).



Figure 11.2: LAB 11: Simulation result for part I



#### 11.3 Part II

#### REQUIREMENT

1. We wish to implement a binary search algorithm, which searches through an array to locate an 8-bit value *A* specified via switches



Figure 11.3: LAB 11: Hint for part II (Diagram)

2. The binary search algorithm works on a sorted array. Rather than comparing each value in the array to the one being sought, we first look at the middle element and compare the sought value to the middle element. If the middle element has a greater value, then we know that the element we seek must be in the first half of the array. Otherwise, the value we seek must be in the other half of the array. By applying this approach recursively, we can locate the sought element in only a few steps. The algorithm for a binary search goes like this:

```
idef binary_search(arr, low, high, x):
    if high >= low:
        mid = (high + low) // 2
    if arr[mid] == x:
        return mid
    elif arr[mid] > x:
        return binary_search(arr, low, mid - 1, x)
    else:
        return binary_search(arr, mid + 1, high, x)
else:
    return -1
```



3. In this circuit, the array is stored in a memory module that is implemented inside the FPGA chip. A diagram of the memory module that we need to create is depicted in Figure 11.5. This memory module has one read port and one write port, and is called a synchronous random-access memory (synchronous RAM). Note that the memory module includes registers for synchronously loading addresses, input data, and the Write input. These registers are required due to the design of the memory resources in the Intel FPGA chip.



Figure 11.4: LAB 11: RAM IP introduction

#### **SOLUTION**

To place data into the memory, we need to specify initial values that should be stored in the memory once our circuit has been programmed into the FPGA chip. This can be done by initializing the memory using the contents of a memory initialization file (MIF). We have specified a file named my\_array.mif, which then has to be created in the folder that contains the Quartus project. The memory initialization file is given in below. We set the contents of our MIF file such that it contains a sorted collection of integers.

```
1WIDTH=8;
2DEPTH=32;
4 ADDRESS_RADIX=HEX;
5 DATA RADIX=HEX;
7 CONTENT BEGIN
     00
              01:
    01
              02;
    02
              03;
10
    03
              05;
     [04..05]
                     06;
12
     06 :
              07;
13
     [07..08]
                     08;
```

```
09 :
             OA;
15
    [OA..OB]
                   0B;
16
    OC :
             10;
17
    OD :
             11;
18
    [OE..OF] :
                   12;
19
    10 :
            13;
20
            14;
    11 :
21
    12 :
            15;
    13 :
            17;
    14 :
             18;
24
    [15..16] :
                   19;
    17
       :
             1A;
             1B;
    18 :
27
             1C;
    19 :
28
    1A :
             1D;
29
    [1B..1C] :
                   1E;
30
    [1D..1E] :
                   1F;
31
    1F :
            20;
33 END;
```

After creating the MIF file, we started to code the actual Binary Search module.

Based on the idea of the datapath of part 1, we constructed the datapath as follows.

```
1//Datapath
2always @(posedge flag) begin
     case (status)
          INIT:
                  if (START==1) status <= BEGIN;</pre>
          BEGIN: begin
                       if (done==1)
                                            status <= END;
                       else
                                            status <= WAIT;</pre>
                    end
          WAIT:
                                         status <= FIND;</pre>
          FIND:
                                         status <= BEGIN;</pre>
                    if (START==0)
          F.ND:
                                         status <= INIT;</pre>
     endcase
12
13 end
```

About the FSM, we have 5 states. In the beginning, we just design with 4 states:

- \* **INIT**: initialize some value and load DATA\_IN into a reg.
- \* **BEGIN**: calculate the address of the value needed to compare with the DATA\_IN.



- \* FIND: execute the comparison
- \* **DONE**: our system change to this state if found the address of DATA\_IN inside the memory, or even if it couldn't be found after looked the whole memory.

After try this state machine, we noticed that because every work is executed only in that state, so after changing the state, it has to wait for another clock to execute the job of the new state. So if we use the FSM above, the memory couldn't have enough time to load the value of the address we need.

We decided to add another state, named WAIT, to wait for the memory to load the value of the memory.

```
1//FSM Control
2always @(posedge flag) begin
     case (status)
          INIT: begin
              data temp <= DATA IN;</pre>
              left
                           <= 5'b00000;
                           <= 5'b11111;
              right
              address_out <= 5'b00000;
8
                           <= 0;
              done
10
              FOUND
                           <= 0;
11
          end
12
          BEGIN: begin
              address_out <= (left+right)/2;
          end
          FIND: begin
              if (data temp > value out)
                                                   left <=
17
     address out+1;
              else if (data temp < value out) right <=</pre>
18
     address_out-1;
              else if (data_temp == value_out)begin
19
                   done \leq 1;
20
                   FOUND <= 1;
21
              end
22
              else if (left >= right) begin
23
                  done
                           <= 1:
24
                   FOUND <= 0;
              end
26
          end
27
28
29
     endcase
30 end
```