

## Continuous Assessment Test II – October 2022

| Programme    | 1  | B.Tech (CSE, AI/ML, CPS, AIR)                                                          | Semester        | 1.   | T. 11 2022 22                                                                                                                           |
|--------------|----|----------------------------------------------------------------------------------------|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
|              |    |                                                                                        | Confesion       | 1 10 | Fall 2022-23                                                                                                                            |
| Course Code  | ** | BCSE 205L                                                                              | Class<br>Number | :    | CH2022231001507,<br>CH2022231001510,<br>CH2022231001511,<br>CH2022231001512,<br>CH2022231001513,<br>CH2022231001514,<br>CH2022231001515 |
| Course Title |    | Computer Architecture and Organization                                                 | Slot            | :    | B2+TB2                                                                                                                                  |
| Faculty      |    | Dr.Rama Prabha , Dr. Aswiga, Prof.Nivedita<br>Dr.Anushiya Rachel, Dr. Sambasivarao, Dr | Dr Rhanu Ch     | and  |                                                                                                                                         |
| Time         |    | 1½ Hours                                                                               | Max. Marks      | 1.   | 50                                                                                                                                      |

## Answer ALL Questions

| No. | Question Text                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Marks |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| X.  | For a 64-bit machine describe how the processor fetches the instruction Add R1, R2 from the memory location 2044 (which is represented in hexadecimal) and executes it. Explain the role of different registers and buses involved during the instruction fetch and execution cycle and write down the values of MAR, MDR, IR and PC while the instruction is being fetched and executed considering each instruction is 64-bit long. Also draw the architectural diagram for the above scenario. | 10    |
| 2.  | Consider the following expression below and write the assembly language code by listing out all the possible sequence using 2 - address, 1-address and 0 -address instruction formats. $Y = \frac{A + (B \times C)}{D - E + F}$                                                                                                                                                                                                                                                                   | 10    |
| 3.  | i) In order to implement the instruction given below, you are asked to design a single bus data path architecture and describe the sequence of steps needed to perform the operation. Also indicate the control signals required for the micro operations at each timing signal or clock cycle for the given instruction. (Note: 2000 is the effective address of the operand.)(5 Marks)  Instruction: SUB R1, 2000                                                                               | 10    |

| ii) In order to implement the instruction given below, you are asked to design a Multi bus data path architecture and describe the sequence of steps needed to perform the operation. Also indicate the control signals required for the micro operations at each timing signal or clock cycle for the given instruction. (5 Marks)  Instruction: DIV R1, (R2)                                                                                                                                                                                                                                        |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| The series of address references given as addresses are 6, 2, 2, 6, 8, 8, 2, 4, 2, 4, 6, 8, 6, and 4. Label each reference in the list as a hit or a miss and show the final contents of the cache for  A direct mapped cache that is initially empty (3 Marks)  Fully associative cache that is initially empty. (4 Marks)  Four way set associative cache that is initially empty. (3 Marks)  Assume that all these cache memories have eight one-word cache lines                                                                                                                                  | 10 |
| Assume that processor in your PC generates a 32 bit address for each request. The capacity of the cache memory is 8KB of data and the block size is of 8 words. Assume one word is equal to 4 bytes.  Find the number of bits required to represent cache line index and tag for the given 32-bit address using directed mapping. (3 Marks)  Find the number of bits required to represent tag for the given 32-bit address using fully associative mapping. (4 Marks)  Find the number of bits required to represent tag for the given 32-bit address using 2 way set associative mapping. (3 Marks) | 10 |