

# PROGRAMACIÓN DE MICROCONTROLADORES ARM

FABRICUM - PUCP



## Sesión 5 - 16/07/2024:

- · Puertos de Propósito General
  - · Descripción del módulo
  - · Registros de configuración
  - · Ejemplos de aplicación
- Módulo de comunicación UART
  - · Descripción del funcionamiento
  - Registros de operación
  - Envío y recepción de caracteres
  - · Envío de cadenas





# Programación con punteros

Programación de microcontroladores ARM - Sesión 5



#### Conexiones ST-LINK - STM32F103C8T6





#### De la clase anterior ...

Los microcontroladores son circuitos digitales complejos y síncronos en donde la modificación de los registros de memoria alteran el comportamiento de los diferentes periféricos internos. El término "periféricos programables" se debe a que esta alteración del comportamiento es ordenado y sistemático a través de una serie de reglas bien documentadas en los "Datasheet"





Del ejemplo anterior ...

Para el microcontrolador STM32F103C8T6 se verificó en la hoja de datos las direcciones en memoria creando los punteros correspondientes y modificando los bits necesarios para generar parpadeos en el puerto PC13:

- Memory Map
- Punteros apuntando a registros

```
in main(void)
{
 //Creamos punteros a los registros:
 uint32_t* clk_reg = (uint32_t*) 0x40021018;
 uint32 t* puertoC mode reg = (uint32 t*) 0x40011004;
 uint32 t* puertoC output reg = (uint32 t*) 0x4001100C;
  *clk_reg |= (1 << 4);
  *puertoC mode reg &= 0xFF0FFFFF;
  *puertoC mode reg |= 0x00200000;
  *puertoC output reg = 0x00002000;
    /* Loop forever */
 while(1)
    for(int i = 0; i < 200000; i++);
    *puertoC output reg = 0x00002000;
    for(int i = 0; i < 200000;i++);
    *puertoC output reg &= 0xFFFFDFFF;
```



#### TM4C123GH6PM

Para el microcontrolador TM4C123GH6PM se sigue el mismo proceso, en este caso se tienen otros registros pero la lógica de programación sigue siendo la misma. Este es un acercamiento de bajo nivel a los microcontroladores permitiendo su generalización en la programación

#### 10.3 Initialization and Configuration

The GPIO modules may be accessed via two different memory apertures. The legacy aperture, the Advanced Peripheral Bus (APB), is backwards-compatible with previous devices. The other aperture, the Advanced High-Performance Bus (AHB), offers the same register map but provides better back-to-back access performance than the APB bus. These apertures are mutually exclusive. The aperture enabled for a given GPIO port is controlled by the appropriate bit in the **GPIOHBCTL** register (see page 258). Note that GPIO can only be accessed through the AHB aperture.

To configure the GPIO pins of a particular port, follow these steps:

- Enable the clock to the port by setting the appropriate bits in the RCGCGPIO register (see page 340). In addition, the SCGCGPIO and DCGCGPIO registers can be programmed in the same manner to enable clocking in Sleep and Deep-Sleep modes.
- Set the direction of the GPIO port pins by programming the GPIODIR register. A write of a 1 indicates output and a write of a 0 indicates input.
- 3. Configure the GPIOAFSEL register to program each bit as a GPIO or alternate pin. If an alternate pin is chosen for a bit, then the PMCx field must be programmed in the GPIOPCTL register for the specific peripheral required. There are also two registers, GPIOADCCTL and GPIODMACTL, which can be used to program a GPIO pin as a ADC or μDMA trigger, respectively.
- Set the drive strength for each of the pins through the GPIODR2R, GPIODR4R, and GPIODR8R registers.
- Program each pad in the port to have either pull-up, pull-down, or open drain functionality through the GPIOPUR, GPIOPDR, GPIOODR register. Slew rate may also be programmed, if needed, through the GPIOSLR register.
- To enable GPIO pins as digital I/Os, set the appropriate DEN bit in the GPIODEN register. To enable GPIO pins to their analog function (if available), set the GPIOAMSEL bit in the GPIOAMSEL register.



#### Memory map y direcciones

Para cualquier microcontrolador que se desee programar en un bajo nivel se debe tener en cuenta las hojas de datos y las direcciones de los diferentes registros. Los periféricos programables son circuitos digitales que tienen un espacio de memoria (registros) para la modificación de su comportamiento y así generar o leer señales electrónicas las cuales interpretadas por el código son programador.

Table 2-4. Memory Map

| Start       | End         | Description                                                       | For details, see page |
|-------------|-------------|-------------------------------------------------------------------|-----------------------|
| Memory      |             |                                                                   |                       |
| 0x0000.0000 | 0x0003.FFFF | On-chip Flash                                                     | 540                   |
| 0x0004.0000 | 0x1FFF.FFFF | Reserved                                                          | -                     |
| 0x2000.0000 | 0x2000.7FFF | Bit-banded on-chip SRAM                                           | 525                   |
| 0x2000.8000 | 0x21FF.FFFF | Reserved                                                          | -                     |
| 0x2200.0000 | 0x220F.FFFF | Bit-band alias of bit-banded on-chip SRAM starting at 0x2000.0000 | 525                   |
| 0x2210.0000 | 0x3FFF.FFFF | Reserved                                                          | -                     |
| Peripherals |             |                                                                   | -                     |
| 0x4000.0000 | 0x4000.0FFF | Watchdog timer 0                                                  | 776                   |
| 0x4000.1000 | 0x4000.1FFF | Watchdog timer 1                                                  | 776                   |
| 0x4000.2000 | 0x4000.3FFF |                                                                   | -                     |
| 0x4000 4000 | 0v4000 4EEE | 4.2.4 Instantiation                                               |                       |

| 1 | 4.2.4 | Insta | ntia | tion |
|---|-------|-------|------|------|
| + |       |       |      |      |
| 1 |       |       |      |      |

| ID | Base address | Peripheral | Instance | Description                                                      |            |
|----|--------------|------------|----------|------------------------------------------------------------------|------------|
| 0  | 0x40000000   | CLOCK      | CLOCK    | Clock control                                                    |            |
| 0  | 0x40000000   | POWER      | POWER    | Power control                                                    |            |
| 0  | 0x50000000   | GPIO       | GPIO     | General purpose input and output                                 | Deprecated |
| 0  | 0x50000000   | GPIO       | PO       | General purpose input and output, port 0                         |            |
| 0  | 0x50000300   | GPIO       | P1       | General purpose input and output, port 1                         |            |
| 1  | 0x40001000   | RADIO      | RADIO    | 2.4 GHz radio                                                    |            |
| 2  | 0x40002000   | UART       | UARTO    | Universal asynchronous receiver/transmitter                      | Deprecated |
| 2  | 0x40002000   | UARTE      | UARTEO   | Universal asynchronous receiver/transmitter with EasyDMA, unit 0 |            |
| 3  | 0x40003000   | SPI        | SPIO     | SPI master 0                                                     | Deprecated |
| 3  | 0x40003000   | SPIM       | SPIMO    | SPI master 0                                                     |            |
| 3  | 0x40003000   | SPIS       | SPISO    | SPI slave 0                                                      |            |
| 3  | 0x40003000   | TWI        | TWI0     | Two-wire interface master 0                                      | Deprecated |
| 3  | 0x40003000   | TWIM       | TWIMO    | Two-wire interface master 0                                      |            |
| 3  | 0x40003000   | TWIS       | TWIS0    | Two-wire interface slave 0                                       |            |
| 4  | 0x40004000   | SPI        | SPI1     | SPI master 1                                                     | Deprecated |
| 4  | 0x40004000   | SPIM       | SPIM1    | SPI master 1                                                     |            |



## Entornos de programación





## Estructura de compilación y carga





#### Carga para STM32

Para cargar la información a un microcontrolador se realizan 3 pasos:

- Compilación a archivo .elf
- Generación del ejecutable .bin
- Carga al microcontrolador

#### Generación del archivo .elf

- arm-none-eabi-gcc
- -mcpu=cortex-m3
- -mthumb
- -specs=nosys.specs
- -7
- stm32f103c8tx\_flash.ld
- startup\_stm32f103c8tx.s
- parpadeo.c
- parpadeo.elf

#### Generación del ejecutable .bin

- arm-none-eabi-objcopy
- -O binary
- parpadeo.elf
- parpadeo.bin

#### Carga del archivo

- st-flash
- write
- parpadeo.bin
- 0x0800000





# Puertos de propósito general

Programación de microcontroladores ARM - Sesión 5



#### Módulo GPIO





## Configuración como salida





## Configuración como entrada





## Habilitación de la señal de reloj

#### 7.3.7 APB2 peripheral clock enable register (RCC\_APB2ENR)

Address: 0x18

Reset value: 0x0000 0000

Access: word, half-word and byte access

No wait states, except if the access occurs while an access to a peripheral in the APB2 domain is on going. In this case, wait states are inserted until the access to APB2 peripheral

is finished.

Note:

When the peripheral clock is not active, the peripheral register values may not be readable

by software and the returned value is always 0x0.

| 31   | 30    | 29   | 28   | 27   | 26    | 25   | 24   | 23   | 22   | 21          | 20          | 19         | 18   | 17      | 16   |
|------|-------|------|------|------|-------|------|------|------|------|-------------|-------------|------------|------|---------|------|
|      |       |      |      | Res  | erved |      |      |      |      | TIM11<br>EN | TIM10<br>EN | TIM9<br>EN |      | Reserve | í    |
|      |       |      |      |      |       |      |      |      |      | rw          | rw          | ΓW         | Ī    |         |      |
| 15   | 14    | 13   | 12   | 11   | 10    | 9    | 8    | 7    | 6    | 5           | 4           | 3          | 2    | 1       | 0    |
| ADC3 | USART | TIM8 | SPI1 | TIM1 | ADC2  | ADC1 | IOPG | IOPF | IOPE | IOPD        | IOPC        | IOPB       | IOPA |         | AFIO |
| EN   | 1EN   | EN   | EN   | EN   | EN    | EN   | EN   | EN   | EN   | EN          | EN          | EN         | EN   | Res.    | EN   |
| rw   | rw    | rw   | rw   | rw   | rw    | rw   | rw   | rw   | rw   | rw          | rw          | rw         | rw   |         | rw.  |



## Configuración del modo de operación

#### 9.2.1 Port configuration register low (GPIOx\_CRL) (x=A..G)

Address offset: 0x00

Reset value: 0x4444 4444

| 31  | 30     | 29   | 28      | 27  | 26     | 25   | 24      | 23  | 22     | 21   | 20      | 19  | 18     | 17   | 16      |
|-----|--------|------|---------|-----|--------|------|---------|-----|--------|------|---------|-----|--------|------|---------|
| CNF | 7[1:0] | MODE | E7[1:0] | CNF | 6[1:0] | MODE | E6[1:0] | CNF | 5[1:0] | MODE | 5[1:0]  | CNF | 4[1:0] | MODE | E4[1:0] |
| rw  | rw     | rw   | rw      |
| 15  | 14     | 13   | 12      | 11  | 10     | 9    | 8       | 7   | 6      | 5    | 4       | 3   | 2      | 1    | 0       |
| CNF | 3[1:0] | MODE | E3[1:0] | CNF | 2[1:0] | MODE | E2[1:0] | CNF | 1[1:0] | MODE | E1[1:0] | CNF | 0[1:0] | MODE | E0[1:0] |
| rw  | rw     | rw   | rw      |

## Configuración del modo de operación

Bits 31:30, 27:26, CNFy[1:0]: Port x configuration bits (y= 0 .. 7)

23:22, 19:18, 15:14, 11:10, 7:6, 3:2

These bits are written by software to configure the corresponding I/O port.

Refer to Table 20: Port bit configuration table.

#### In input mode (MODE[1:0]=00):

00: Analog mode

01: Floating input (reset state)

10: Input with pull-up / pull-down

11: Reserved

#### In output mode (MODE[1:0] > 00):

00: General purpose output push-pull

01: General purpose output Open-drain

10: Alternate function output Push-pull

11: Alternate function output Open-drain

Bits 29:28, 25:24, **MODEy[1:0]:** Port x mode bits (y= 0 .. 7) 21:20, 17:16, 13:12. These bits are written by software to or

9:8, 5:4, 1:0

These bits are written by software to configure the corresponding I/O port.

Refer to Table 20: Port bit configuration table.

00: Input mode (reset state)

01: Output mode, max speed 10 MHz.

10: Output mode, max speed 2 MHz.

11: Output mode, max speed 50 MHz.



#### Lectura de un puerto

#### 9.2.3 Port input data register (GPIOx\_IDR) (x=A..G)

Address offset: 0x08h

Reset value: 0x0000 XXXX

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|--------|------|------|------|------|------|------|------|
| V- 11 |       |       |       |       |       |      | Re   | served |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| IDR15 | IDR14 | IDR13 | IDR12 | IDR11 | IDR10 | IDR9 | IDR8 | IDR7   | IDR6 | IDR5 | IDR4 | IDR3 | IDR2 | IDR1 | IDR0 |
| r     | r     | r     | r     | r     | r     | r    | r    | r      | r    | г    | r    | r    | r    | r    | r    |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 IDRy: Port input data (y= 0 .. 15)

These bits are read only and can be accessed in Word mode only. They contain the input value of the corresponding I/O port.



### Escritura en un puerto

#### 9.2.4 Port output data register (GPIOx\_ODR) (x=A..G)

Address offset: 0x0C

Reset value: 0x0000 0000

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Rese | rved |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| ODR15 | ODR14 | ODR13 | ODR12 | ODR11 | ODR10 | ODR9 | ODR8 | ODR7 | ODR6 | ODR5 | ODR4 | ODR3 | ODR2 | ODR1 | ODR0 |
| rw    | rw    | rw    | rw    | rw    | rw    | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 ODRy: Port output data (y= 0 .. 15)

These bits can be read and written by software and can be accessed in Word mode only.

Note: For atomic bit set/reset, the ODR bits can be individually set and cleared by writing to the GPIOx\_BSRR register (x = A .. G).



## Ejemplos de aplicación

Estos ejemplos se desarrollaran utilizando punteros, hojas de datos y el microcontrolador STM32F103C8T6. Se usarán los archivos de configuración con estructuras.

- Lectura de un pulsador y control de un Led
- Problema de aplicación



## Lectura de un pulsador y control de un led





## Problema de aplicación

Con el pulsador conectado en PAO implementar un contador que cada 5 pulsaciones emite parpadeos incrementales empezando desde 1 hasta 4. El proceso debe ser cíclico; es decir luego de llegar a 4 se debe reiniciar a 1.





## Módulo UART

Programación de microcontroladores ARM - Sesión 5



#### Comunicación serial

Los microcontroladores utilizan señales eléctricas para representar información, desde valores lógicos hasta caracteres, en este último caso se utiliza un formato definido de trama el cual es representado a través de 1's y 0's. El código ascii nos brinda la representación numérica de caracteres.





## Código ASCII



Figure 281. Configurable stop bits 8-bit Word length (M bit is reset) Possible Next Data Frame Parity Data Frame Bit1 Bit2 Bit3 Bit4 Bit5 Bit6 Bit7 CLOCK \*\* LBCL bit controls last data clock pulse a) 1 Stop Bit Possible Next Data Frame Parity Data Frame Start Bit2 Bit4 Bit5 Bit6 Bit3 Bit7 1 1/2 stop bits b) 1 1/2 stop Bits Possible Next Data Frame Parity Data Frame Next Start Bit 2 Stop Bit0 Bit1 Bit2 Bit3 Bit4 Bit5 Bit6 Bit7 Possible Next Data Frame c) 2 Stop Bits Parity Data Frame Next Start Bit Bit2 Bit3 Bit4 Bit5 Bit0 Bit7 1/2 stop bit d) 1/2 Stop Bit

#### Velocidad de transmisión

Los parámetros de recepción y envío deben estar configurados tanto en el dispositivo de recepción como en el dispositivo de envío y deben tener la misma referencia. Un parámetro importante es la velocidad de transmisión el cual se define a partir de la velocidad de reloj del módulo.

Tx/ Rx baud = 
$$\frac{f_{CK}}{(16*USARTDIV)}$$

#### Registro de estado del UART

#### 27.6.1 Status register (USART\_SR)

Address offset: 0x00
Reset value: 0x00C0

| 31 | 30                        | 29 | 28 | 27 | 26    | 25    | 24   | 23    | 22    | 21   | 20   | 19  | 18 | 17 | 16 |
|----|---------------------------|----|----|----|-------|-------|------|-------|-------|------|------|-----|----|----|----|
|    |                           |    |    |    |       |       | Rese | erved |       |      |      |     |    |    |    |
| 15 | 14                        | 13 | 12 | 11 | 10    | 9     | 8    | 7     | 6     | 5    | 4    | 3   | 2  | 1  | 0  |
|    | E) 1000 POO 1000 DOO 1000 |    |    |    |       | CTS   | LBD  | TXE   | TC    | RXNE | IDLE | ORE | NE | FE | PE |
|    | Reserved                  |    |    |    | rc_w0 | rc_w0 | r    | rc_w0 | rc_w0 | r    | r    | r   | r  | r  |    |

## Registro de control del UART

#### 27.6.4 Control register 1 (USART\_CR1)

Address offset: 0x0C

Reset value: 0x0000

31 25 24 19 18 17 16 Reserved 15 14 13 12 11 10 9 6 3 2 8 5 4 0 WAKE PCE PEIE TXEIE TCIE RXNEIE IDLEIE TE RE UE M RWU SBK Reserved rw rw. rw. rw. rw. rw. rw rw ΓW rw: rw. rw rw **rw** 



#### Registro de control 2 del UART

#### 27.6.5 Control register 2 (USART\_CR2)

Address offset: 0x10

Reset value: 0x0000

| 31   | 30    | 29  | 28     | 27        | 26   | 25   | 24   | 23    | 22    | 21   | 20   | 19       | 18 | 17 | 16 |
|------|-------|-----|--------|-----------|------|------|------|-------|-------|------|------|----------|----|----|----|
| 111  |       |     |        |           |      |      | Rese | erved |       |      |      |          |    |    |    |
| 15   | 14    | 13  | 12     | 11        | 10   | 9    | 8    | 7     | 6     | 5    | 4    | 3        | 2  | 1  | 0  |
| Res. | LINEN | STO | P[1:0] | CLK<br>EN | CPOL | СРНА | LBCL | Res.  | LBDIE | LBDL | Res. | ADD[3:0] |    |    |    |
|      | rw    | rw  | rw     | rw        | rw   | rw   | rw   |       | rw    | rw   | rw   | rw       | rw | rw | rw |

## Registro de datos

#### 27.6.2 Data register (USART\_DR)

Address offset: 0x04

Reset value: Undefined

| 31 | 30                                                                                                             | 29 | 28       | 27 | 26 | 25 | 24   | 23    | 22 | 21 | 20      | 19 | 18 | 17 | 16 |
|----|----------------------------------------------------------------------------------------------------------------|----|----------|----|----|----|------|-------|----|----|---------|----|----|----|----|
|    |                                                                                                                |    |          |    |    |    | Rese | erved |    |    |         |    |    |    |    |
| 15 | 14                                                                                                             | 13 | 12       | 11 | 10 | 9  | 8    | 7     | 6  | 5  | 4       | 3  | 2  | 1  | 0  |
|    | E DE CONTRACTO DE C |    |          |    |    |    |      |       |    |    | DR[8:0] |    |    |    |    |
|    |                                                                                                                |    | Reserved | 10 |    |    | rw   | rw    | rw | rw | rw      | rw | rw | rw | rw |

## Registro de configuración de velocidad

#### 27.6.3 Baud rate register (USART\_BRR)

Note: The baud counters stop counting if the TE or RE bits are disabled respectively.

Address offset: 0x08

Reset value: 0x0000

| 31 | 30                 | 29 | 28 | 27 | 26 | 25 | 24  | 23    | 22 | 21 | 20 | 19 | 18      | 17         | 16 |
|----|--------------------|----|----|----|----|----|-----|-------|----|----|----|----|---------|------------|----|
|    |                    |    |    |    |    |    | Res | erved |    |    |    |    |         |            |    |
| 15 | 14                 | 13 | 12 | 11 | 10 | 9  | 8   | 7     | 6  | 5  | 4  | 3  | 2       | 1          | 0  |
|    | DIV_Mantissa[11:0] |    |    |    |    |    |     |       |    |    |    |    | DIV_Fra | ction[3:0] |    |
| rw | rw                 | rw | rw | rw | rw | rw | rw  | rw    | rw | rw | rw | rw | rw      | rw         | rw |



## Ejemplos de aplicación

Para este módulo se desarrollarán los siguientes ejemplos

- Envio de carácter
- Envio de cadena
- Recepción de carácter
- Integración con otros módulos.

