## K.Geetha-MCA-COA- Computer Arithmetic



# COMPUTER ORGANIZATION AND ARCHITECTURE Course Code: CAP403R01 Semester: I / MCA

Dr. K. Geetha/SAP/CSE/SOC/SASTRA

#### 1.5(a) Arithmetic for Computers: Multiplication

#### Multiplication

unsigned integers Figure 10.7 illustrates the multiplication of unsigned binary integers, as might be carried out using paper and pencil

#### Manual multiplication

- 1. Multiplication involves the generation of partial products, one for each digit in the multiplier. These partial products are then summed to produce the final product.
- 2. The partial products are easily defined. When the multiplier bit is 0, the partial product is 0. When the multiplier is 1, the partial product is the multiplicand.
- 3. The total product is produced by summing the partial products. For this operation, each successive partial product is shifted one position to the left relative to the preceding partial product.
- 4. The multiplication of two n-bit binary integers results in a product of up to 2n bits in length (e.g., 11 \* 11 = 1001).



Figure 10.7 Multiplication of Unsigned Binary Integers

Figure 10.8a shows a possible implementation employing these measures.

The multiplier and multiplicand are loaded into two registers (Q and M).

A third register, the A register, is also needed and is initially set to 0.

There is also a 1-bit C register, initialized to 0, which holds a potential carry bit resulting from addition.

The operation of the multiplier is as follows:

Control logic reads the bits of the multiplier one at a time.

If Q0 is 1, then the multiplicand is added to the A register and the result is stored in the A register, with the C bit used for overflow.

Then all of the bits of the C, A, and Q registers are shifted to the right one bit, so that the C bit goes into An-1, A0 goes into Qn-1, and Q0 is lost.

If Q0 is 0, then no addition is performed, just the shift.

This process is repeated for each bit of the original multiplier.

The resulting 2n-bit product is contained in the A and Q registers.

A flowchart of the operation is shown in Figure 10.9, and an example is given in Figure 10.8b. Note that on the second cycle, when the multiplier bit is 0, there is no add operation



|                 |     |         | M    | Q    | A    | С |
|-----------------|-----|---------|------|------|------|---|
| ues             | val | Initial | 1011 | 1101 | 0000 | 0 |
| First           | 7   | Add     | 1011 | 1101 | 1011 | 0 |
| cycle           | Š   | Shift   | 1011 | 1110 | 0101 | 0 |
| Second<br>cycle | }   | Shift   | 1011 | 1111 | 0010 | 0 |
| Third           | 7   | Add     | 1011 | 1111 | 1101 | 0 |
| cycle           | 3   | Shift   | 1011 | 1111 | 0110 | 0 |
| Fourth          | 2   | Add     | 1011 | 1111 | 0001 | 1 |
| cycle           | +   | Shift   | 1011 | 1111 | 1000 | 0 |

(b) Example from Figure 10.7 (product in A, Q)

Figure 10.8 Hardware Implementation of Unsigned Binary Multiplication



Figure 10.9 Flowchart for Unsigned Binary Multiplication

#### Signed multiplication

1 +7 \* +3 2 -7 \* +3 3 +7 \* -3 4 -7 \* -3

#### **Booth algorithm**

| Multiplier |                  | Version of multiplicand |
|------------|------------------|-------------------------|
| Bit i      | Bit <i>i</i> – 1 | selected by bit i       |
| 0          | 0                | $0 \times M$            |
| 0          | 1                | + 1 × M                 |
| 1          | 0                | $-1 \times M$           |
| 1          | 1                | $0 \times M$            |

Figure 9.12 Booth multiplier recoding table.

# **Logical Shift**

- A *Left Logical Shift* of one position moves each bit to the left by one. The vacant least significant bit (LSB) is filled with zero and the most significant bit (MSB) is discarded.
- A *Right Logical Shift* of one position moves each bit to the right by one. The least significant bit is discarded and the vacant MSB is filled with zero.



Fig. 1 Logical Shift by one bit

## **Arithmetic Shift**

- A Left Arithmetic Shift of one position moves each bit to the left by one. The vacant least significant bit (LSB) is filled with zero and the most significant bit (MSB) is discarded. It is identical to Left Logical Shift.
- A Right Arithmetic Shift of one position moves each bit to the right by one. The least significant bit is
  discarded and the vacant MSB is filled with the value of the previous (now shifted one position to the
  right) MSB.

Fig. 1 Left and Right Arithmetic Shift by One Bit

Arithmetic Shift operations can be used for dividing or multiplying an integer variable.



Figure 9.11 Booth multiplication with a negative multiplier.

Figure 9.13 shows the sequence of events in Booth's algorithm for the multiplication of 7 by 3. More compactly, the same operation is depicted in Figure 9.14a. The rest of Figure 9.14 gives other examples of the algorithm. As can be seen, it works with any combination of positive and negative numbers. Note also the efficiency of the algorithm. Blocks of 1s or 0s are skipped over, with an average of only one addition or subtraction per block.

| $ \begin{array}{c cccc} \times 0011 & (0) \\ \hline 11111001 & 1-0 \\ 0000000 & 1-1 \\ \hline 000111 & 0-1 \\ \hline 00010101 & (21) \end{array} $ (a) (7) × (3) = (21) | $ \begin{array}{c cccc}  & \times 1101 & (0) \\ \hline 111111001 & 1-0 & \\ 0000111 & 0-1 & \\ \underline{111001} & 1-0 & \\ \hline 11101011 & (-21) & \\ \end{array} $ (b) (7) × (-3) = (-21) |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1001                                                                                                                                                                    | 1001                                                                                                                                                                                           |

Figure 9.14 Examples Using Booth's Algorithm



Hardware For Muliplication

