# Work-in-Progress: Evaluating Stage-Prioritized IDK Cascades in Embedded Real Time Systems

Comyar Dehlavi *Memorial High School* Houston, TX, 77024, USA dehlavi.comyar@outlook.com Albert M. K. Cheng

Department of Computer Science

University of Houston

Houston, TX, 77004, USA

Thomas Carroll

Department of Computer Science

University of Houston

Houston, TX, 77004, USA

Abstract—IDK (I Don't Know) cascades are classification frameworks that selectively switch between models based on confidence thresholds; when confidence is insufficient for a model, a more complex model is iterated to up to a deterministic classifier. This paper proposes and evaluates a stage-prioritized variant of the IDK cascade, in which constituent neural networks are trained and selected for performance in specific phases of system behavior and periodically rearranged based on the current state of our system. The system was implemented on a Raspberry Pi Zero W to regulate the temperature of a Peltier element at a constant 16°C. Initial trials were ran to do this utilizing the PID (proportional, integral, derivative) control algorithm, a well established algorithm used in embedded systems for getting a linear output proportional to the change in some input. Two neural networks were trained using a standard PID-derived trial data, with the smaller working during the early cooling phase, and the larger during near steady-state conditions. We aim to optimize the controller models with the goals of lowering latency, reducing power usage, and lowering the standard deviation of the temperature readings. Results show that this stage-aware cascade outperformed both individual neural networks and the deterministic PID fallback in terms of both temperature stability and power efficiency at high enough confidence thresholds.

### I. INTRODUCTION

In embedded real-time systems, striking a balance between lowering computational cost and increasing accuracy of the system is often a major challenge for developers. Factors like power consumption, execution time, and efficacy of the system's output all determine the overall desirability of the system. This often leads to a dichotomy between engineers and developers as to whether they should prioritize well established algorithms or resort to more modern and advanced models such as neural networks for control systems. In recent years, new research has presented IDK (I Don't Know) classifiers which dynamically switch between deep learning models based on a set confidence threshold, in which the system iterates through different models and resorts to a deterministic fallback algorithm if the confidence of all previous models is too low[1]. IDK cascades accomplish the goal of balancing low execution times and relatively high accuracy, making it desirable for embedded systems where both must be accomplished for overall performance of the system [3].

The concept of IDK Cascades as confidence-based classifiers was introduced by Sanjoy Baruah (2023) for switching based on probabilistic scheduling and having fallback mecha-

nisms which are deadline-aware [1]. While this in theory led to better average latency and performance [2], in the context of embedded systems it was agnostic to the stage of runtime. This paper builds upon that foundation by implementing a version of the IDK cascade that prioritizes certain models based on the portion of the program in which it is currently in, as well as having each neural network be more so targeted for specific parts of the program in addition to also considering hardware limitations and factors like power consumption.

Despite the benefits of IDK cascades in embedded systems, they often are underdeveloped in the way they determine which classifier may be best suited depending on the specific stage or segment of the application's runtime. This issue stems from the iterative nature of most IDK cascades, in which they only switch classifiers and resort to other models with low confidence being the only factor. In embedded systems with a clear runtime course, having the IDK cascade inherently recognize the strengths of each model, giving preference depending on the stage, can greatly improve and strengthen the applications overall runtime performance.

When designing an IDK cascade for embedded systems, not only can stage aware processing improve performance [2], but giving individual neural networks awareness of the important factors like system latency and power consumption in their training can work to greatly strengthen the balance of performance-accuracy which embedded developers are actively seeking. Individual networks can then be further refined and specified for their portion of the applications runtime by varying the amount of neurons to control their speed and responsiveness. This allows for networks to be better adjusted for critical portions of the application.

We introduce a holistic approach to IDK cascades of two neural networks along and a PID deterministic fallback, with each simple neural network trained to focus on a certain type of scenario (input). We evaluate our model using a Raspberry Pi Zero W to maintain a regulatory temperature of a Peltier element at setpoint 16°C. We leverage the reduced execution time to create an IDK cascade with higher accuracy and lower power usage than that of the deterministic PID model.

### II. METHODOLOGY

### A. Neural Network Design and Training

The two neural networks were trained using TensorFlow and implemented on the Raspberry Pi Zero W using TensorFlow Lite Micro due to hardware restraints. Both networks have two hidden layers, specified:

- NN1 (Fast Network): 8 neurons in the first layer, 4 in the second. Total: 13 neurons.
- NN2 (Slow Network): 32 neurons in the first layer, 16 in the second. Total: 49 neurons.

The fewer number of neurons in NN1 give it faster processing speed, but also gives more aggressive cooling and outputting a higher duty cycle, which is preferred when the temperature difference between measured and setpoint is largest. Since NN2 has much more neurons, it is thus slower, but more precise and accurate, making it better suited for small fluctuations and when the measured temperature is hovering around the setpoint.

Each network receives three input features: current temperature, current power level, and estimated latency of the previous control step and outputs a predicted PWM duty cycle from 0-100. Both models were trained on labeled datasets generated from standalone PID trials, in which the system was controlled using a PID algorithm and data was logged every second for a total of 45 minutes. The objective during training was to minimize a weighted loss function prioritizing low latency, low power consumption, and minimal standard deviation in temperature.

# B. IDK Cascade Logic

We designed our stage-prioritized 3 stage IDK cascade where each controller model makes up a single stage, around the aforementioned Peltier element. The controller uses an IDK cascade of three control models: the fast but less accurate neural network (NN1), the slower but more accurate neural network (NN2), and the PID controller [3]. Like a conventional IDK implementation, at each time step, the controller evaluates the confidence of the predicted duty cycle from a model. If the confidence falls below a fixed threshold, the controller iterates to the next model, all while having a deterministic fallback, usually the PID controller.

Unlike conventional IDK implementations, which use only confidence to determine switching, this cascade also incorporates a stage-prioritization strategy. That is, we dynamically re-order the IDK cascade depending on the current state of the system to prioritize usage of a model when it is more fit for balancing the temperature of the Peltier element. That is, we move the model that is most suitable to the current state of the system to the front of the IDK cascade, much like moving a high priority task to the front of a queue. In practice, NN1 is given preference if its confidence reading during the early cooling stage when the system's temperature is more than 4°C from the setpoint due to its more aggressive control and speed. While NN2's confidence reading is given a priority boost when the temperature is within 4°C of the setpoint,

in which it exhibits greater stability. The PID controller is invoked when the confidence of both networks is below the chosen threshold or ineffective beyond each neural network's capacities.

# C. Stage-Prioritization Strategy

The stage-Prioritization is implemented by assigning each model with a priority score and then ordering the models by the model with the greatest score. This causes the IDK cascade to be malleable to the current temperature of the system. This scheme retains switching to the next model when confidence falls below a threshold but adds nuance by incorporating model selection priority in the stage-prioritization strategy. We implement this by updating the priority score of each model every time step, where each time step is roughly 1 second.

## **Algorithm 1** Model Priority Score Updating

```
Input: Initialize P_{NN1}, P_{NN2}, P_{PID}, \alpha = 0.1, last\_model
Output: Updated values for P_{NN1}, P_{NN2}, P_{PID}
  1: Calculate error = |T - T_{set}|
 2: Calculate sucess = e^{-erro}
 3: if last\_model = NN\_FAST then
         P_{NN1} \leftarrow (1 - \alpha)P_{NN1} + \alpha \cdot success
 5.
         if |error| < 4 then
            P_{NN2} \leftarrow P_{NN2} + 0.4 {Boost NN_SLOW near steady-state}
 7:
         end if
 8: else if last\_model = NN\_SLOW then
         P_{NN2} \leftarrow (1-\alpha)P_{NN2} + \alpha \cdot success
 10: else if last\_model = PID then
 11:
         P_{PID} \leftarrow (1 - \alpha)P_{PID} + \alpha \cdot success
 12: end if
 13:
     if |error| > 5 then
         P_{NN1} \leftarrow P_{NN1} + 0.05 \text{ {Boost NN\_FAST for large errors}}
 15: end if
     Constrain P_{NN1}, P_{NN2} \in [0.05, 0.95], P_{PID} \in [0.05, 0.06]
17: Reorder controllers by descending P
```

We implement the update of the model scores in Algorithm 1 using explicit score updates for each model. At the start of execution, the priority scores start at the default values,  $P_{NN1}=0.3,\ P_{NN2}=0.05,\ P_{pid}=0.05$  and default order of  $P_{NN1}\to P_{NN2}\to P_{pid}$ . From here we then use the current values of the priority score values and update the scores depending on the model which made the last prediction taken as the argument  $last\_model$ .

This update occurs after a model executes giving us an error, calculated as  $error = |T - T_{\text{set}}|$ , where T is the current temperature of the system, and  $T_{\text{set}}$  is the target setpoint temperature. Next, a  $success\ signal$  is computed as  $success\ = e^{-error} = e^{|T - T_{\text{set}}|}$ , where smaller temperature errors yield values of success closer to 1. This signal reflects how well the controller performed on that step. From here we then update the probabilities of each model, with slightly different rules for each model.

The  $last\_model$ 's selection score is updated with an exponential moving average (EMA) with decay  $\alpha = 0.1$ , namely

$$P_{\text{new}} = (1 - \alpha)P_{\text{old}} + \alpha \cdot success,$$

so that recent performance is weighted more heavily but past history is still retained. This update occurs to *last\_model* with a few additional rules being adding on top of the EMA update depending on what the value of *last\_model*,

by applying explicit additive boosts to bias stage preferences. If  $last\_model = NN\_FAST$  and the error is within  $\pm 4^{\circ}\mathrm{C}$  of the setpoint,  $P_{\mathrm{NN2}}$  is incremented by +0.4, strongly favoring NN\_SLOW near steady-state conditions. Conversely, if the error exceeds  $5^{\circ}\mathrm{C}$ ,  $P_{\mathrm{NN1}}$  is incremented by +0.05 to increase responsiveness under large deviations. The priority scores are then constrained to  $0.05 \leq P_{\mathrm{NN1}}, P_{\mathrm{NN2}} \leq 0.95$  and  $0.05 \leq P_{\mathrm{PID}} \leq 0.06$ , after which the cascade reorders controllers by descending priority score. This is how we switch the order of the IDK cascade during execution.

We also consider a few other prerequisites for executing Algorithm 1. Execution of Algorithm 1 is gated by both a hysteresis margin ( $confidence_{last\_model} \geq 0.6$ ) and a dwell counter that requires six cycles to pass before a reordering of the models is permitted. This ensures that high-confidence outputs from the networks actually displace other controllers only when output is stable, preventing rapid oscillations. As we have yet to optimize the exact values, we choose to leave exact details for a later publication.

We take this modified IDK model and test it on the aforementioned Peltier element.

### D. System Architecture

A Raspberry Pi Zero W was used for implementing the thermal regulation system, which controlled a Peltier thermoelectric cooling element using PWM (Pulse-width modulation). Four TMP36 temperature sensors were attached to the surface of the element, and an average reading was fed into the control algorithm at a fixed sampling interval. The controller's output is a duty cycle between 0 and 100, which determines the intensity of the Peltier cooling via PWM. The system is powered through a regulated 5V supply, and temperature feedback is used to maintain a baseline of 16°C. A schematic of the control circuit is shown in Fig. 1.

### III. EXPERIMENTS AND RESULTS

### A. Experimental Setup

We conducted a series of experiments with different models in charge of controlling the regulation of temperature in the peltier element. Each trial began with the Peltier surface at 26°C, ran for approximately 45 minutes, and maintained a 16°C baseline. PWM rapidly toggles the output pin connected to the element, with the duty cycle (0-100% on/off) determining cooling intensity. Four configurations were tested: PIDonly, NN1-only, NN2-only, and our custom IDK Cascade scheme. The IDK Cascade was further evaluated at 30%, 50%, and 70% confidence threshold, following the logic of [2]. If the neural network's confidence in generating the PWM duty cycle fell below the trial's threshold, it switched to the next network, bypassing the novel stage-prioritization strategy.

In each trial, we recorded the average power consumption, average latency (execution time), how accurate the temperature readings were, and the amount of time each controller was used within the cascade.



Fig. 1. Circuit schematic of the thermal regulation system using Raspberry Pi Zero W, temperature sensors, and Peltier element.

### B. Controller Performance Comparison

Table III-B displays the average power consumption, latency, and accuracy relative to the normal power consumption baseline of the Raspberry Pi.The standalone PID controller was found to be the fastest model in terms of computation speed at just 3.430 ms as well as a relatively high accuracy of 97.39%. When comparing the standalone neural networks, NN2 was much more accurate than NN1, with 94.781% accuracy in comparison to 83.32%, which is consistent with the training implementation as the majority of the runtime is when the measured temperature is hovering around the baseline, with NN1 being better at the initial phase and NN2 under performing initially. NN1 has the highest power consumption at 18.899 W, which is also consistent with it being a more aggressive cooling model.

However, when combining the models into IDK cascades, we see that at 50% confidence the cascade performs nearly as well as the fallback PID algorithm, and at 70% the IDK cascade manages to outperform all other models, including the PID, with 98% accuracy and 14 W power consumption. These results suggest that blending NN1's speed and NN2's precision through dynamic switching at high enough confidence intervals leads to superior performance.

## C. Stage Activation Breakdown

We now analyze the contribution of each model to our dynamic IDK scheme. Figure 2 shows model usage distribution within the IDK Cascade at different confidence thresholds. At 30%, we see NN2 being significantly dominant over NN1 and NN2 due to its inherent preference by the cascade since it's designed stage makes up most of the runtime, but also because it has a very wide range of operation due to the low confidence

TABLE I
COMPARISON OF AVERAGE POWER USAGE, LATENCY, AND TEMPERATURE
STABILITY ACROSS CONTROL STRATEGIES.

| Model     | Accuracy (%) | Latency (ms) | Power (W) |
|-----------|--------------|--------------|-----------|
| PID       | 97.39        | 3.430        | 16.396    |
| NN1       | 83.32        | 12.569       | 18.899    |
| NN2       | 94.71        | 12.708       | 17.324    |
| IDK (30%) | 96.44        | 13.776       | 15.722    |
| IDK (50%) | 97.27        | 13.713       | 17.208    |
| IDK (70%) | 98.48        | 13.378       | 14.225    |

interval. At 50% confidence we see a slightly lower portion of the program being dominated by NN2, but we also see the PID and NN1 controller be active about the same percentage of the time. At 70% confidence, which is when we notice the cascade start to outperform all other metrics, we notice that the PID is being executed the vast majority of the runtime, while NN2 is only slightly higher than NN1. This is consistent with the confidence threshold being high as the networks are more limited and more often output IDK.

The stage-prioritization implemented alongside the traditional IDK cascade framework leads to a more predictive distribution of models and allows the developer to exhibit greater control on how the cascade specifically interacts and influences the output and model selection.



Fig. 2. Proportion of controller usage at varying IDK confidence thresholds.

D. Temperature Regulation Over Time

Figure 3 depicts the temperature of each control model vs time over a major portion of each 45 minute trial. A significant finding can be that NN1 cools to a much greater extent compared to the other models and much faster; however, it overshoots past the 16°C baseline and continued to overshoot, being approximately 12.5°C towards the end of the trial. In the NN2 trial, significant oscillations can be observed in comparison to the IDK cascade models, along with a recognizable amount of oscillation towards the middle of the trial for the IDK cascade at a 30% confidence threshold. The PID, 50% IDK, and 70% IDK experienced minimal osculations and overall tended to stick much better to the 16°C baseline.

These traces demonstrate that combining these models and focusing on their strengths during certain portions in moderation leads ultimately to the most stable possible execution in terms of thermo-efficiency.



Fig. 3. Temperature readings for different controllers with baseline at  $16^{\circ}\text{C}$ .

### IV. CONCLUSION

The findings of this paper present a further enhanced version of the IDK cascade specifically tailored to the environment of embedded real time systems, in which it combined runtime stage-awareness with the traditional switching associated with IDK classifiers. In the case study of thermal regulation with a Raspberry Pi Zero W and Peltier element, the stage-aware cascade ultimately proved more effective compared to both traditional PID control and standalone neural networks. It had tighter temperature control, lower power usage, and ultimately more control over the runtime. The performance gains seen in this experiment are multi-faceted. The stage-aware IDK cascade at 70% confidence not only managed to increase the accuracy and therefore stability of the trial to be higher than that of the fallback, but it also reduced power consumption when compared to any of the other models.

The stage-prioritized IDK cascade demonstrates that its implementation into systems can ultimately yield meaningful gains in precision and efficiency-insights that could benefit a wide variety of embedded applications in the future. Further, development

# REFERENCES

- [1] S. Baruah, A. Burns, R. I. Davis, and Y. Wu, "Optimally ordering IDK classifiers subject to deadlines," *Real-Time Systems*, vol. 59, no. 1, pp. 1–34, 2023. doi: https://doi.org/10.1007/s11241-022-09383-w.
- [2] S. Baruah, T. Abdelzaher, K. Agrawal, A. Burns, R. I. Davis, Z. Guo, and Y. Hu, "Scheduling IDK classifiers with arbitrary dependences to minimize the expected time to successful classification," *Real-Time Systems*, vol. 59, pp. 348–407, 2023. doi: https://doi.org/10.1007/s11241-023-09395-0.
- [3] X. Wang, Y. Luo, D. Crankshaw, A. Tumanov, F. Yu, and J. E. Gonzalez, "IDK cascades: Fast deep learning by learning not to overthink," arXiv.org, 2018. https://arxiv.org/abs/1706.00885.