

# PIPELINED ARITHMETIC AND LOGIC UNIT

Yash 18110080

Vrutik 18110191

Viraj 18110188

Vagisha 18110179 Shruti Gupta 18110163

# **JONCEPT**

## **Objective**

Pipeline Arithmetic and Logic Unit to

- To improve the performance of CPU
- Optimal use of hardware
- Simultaneous execution of more than one instruction

# **Pipelining**

- Division of the whole process into smaller operations, each taking place simultaneously
- Does not decrease time of operation. Instead, it increases the throughput
- All modern processors extensively use pipelining Ex- Intel Core i7 (2<sup>nd</sup> generation) has 14 pipeline stages

#### **Timing Diagram for Instruction Pipeline Operation**

|               | Time |    |    |    |    |    |    |    |    |    |    |    |    |    |
|---------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|
|               | 1    | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
| Instruction 1 | FI   | DI | СО | FO | Ē  | wo |    |    |    | 00 |    |    |    |    |
| Instruction 2 |      | FI | DI | СО | FO | EI | wo |    |    |    |    |    |    |    |
| Instruction 3 |      |    | FI | DI | со | FO | EI | wo |    | .0 |    |    |    |    |
| Instruction 4 |      |    |    | FI | DI | со | FO | EI | wo |    |    |    |    |    |
| Instruction 5 |      |    |    |    | FI | DI | со | FO | EI | wo |    |    |    |    |
| Instruction 6 |      |    |    |    |    | FI | DI | со | FO | EI | wo |    |    |    |
| Instruction 7 |      |    |    |    |    |    | FI | DI | со | FO | EI | wo |    |    |
| Instruction 8 |      |    |    |    |    |    |    | FI | DI | со | FO | EI | wo |    |
| Instruction 9 |      |    |    |    |    |    |    |    | FI | DI | со | FO | EI | wo |

☐ Assume equal duration

☐ reduce execution time for 9 instructions: 54 time units to 14 time units.

# Methodology

- Hardware has divided into different stages to different stages perform different instructions at the same time
- Three-stage pipeline IF/Decode, ALU, Write back stage
- Synchronized system every task is completed on a clock tick
- Implementation of memory managed by arrays
- Instruction and Data memory managed separately
- **ARM7TDMI** architecture followed

# Operations and Opcodes

- 1- AND (logic and)
- 2 EOR (logic xor)
- 3 SUB (subtract)
- 4 RSB (rev. sub)
- 5 ADD (add)
- 6 ADC (add + carry)
- 7 SBC (sub with
- carry)
- 8 RSC (rev sub with carry
- 9 TST(and w/o wb)
- 10 TEQ (xor w/o wb)
- 11 CMP (sub w/o wb)
- 12 CMN (add w/o wb)
- 13- ORR (OR)
- 14 MOV (operand 2)
- 15 BIC (bit clear)
- 16 MVN(~Operand 2)

#### \*wb - write back

### Stage 1

### Instruction Fetch and Decode

- Task: Fetches the instruction from memory
- Control through Program Counter
- ARMv7 instruction format has been used

| 31 30 | 29 2            | 8 27 | 26 | 25 | 24 | 23  | 22  | 21 | 20 | 19                 | 18 | 17 | 16 | 15 | 14            | 13 | 12 | 11 | 10   | 9   | 8   | 7  | 6   | 5    | 4   | 3    | 2  | 1 | 0 |
|-------|-----------------|------|----|----|----|-----|-----|----|----|--------------------|----|----|----|----|---------------|----|----|----|------|-----|-----|----|-----|------|-----|------|----|---|---|
|       | ndition<br>Bits |      | 0  | *  |    | Орс | ode |    | S  | Operand register 1 |    |    |    |    | natio<br>ster |    |    | 0  | pera | and | reg | 2/ | lmn | nedi | ate | valu | ıe |   |   |

### Stage 2

### Execute

- Implements 16 standard Data Processing Operations (defined in ARM 7)
- Updates the values of flags nzcv and is\_write
- Checks for inter-dependent instructions
  - The operand value is read from the same register where the last instruction is storing the data
  - Solution Direct value access for the next instruction
  - Conditional assignment of the operand value
  - Prevents bubbles in the process
  - Speeds up the process



## Stage 3

#### Write Back

- This is responsible for the memory write operation
- After the completion of the calculation stage ALU execution
- To ensure there is no ambiguity (As update and read instructions are executed simultaneously)
  - o Read at the negative edge of the clock
  - Write at the positive edge of the clock



Complete Pipeline RTL diagram

# Pipelining Module

- The control module, which calls other modules
- Synchronises all other modules w.r.t. the clock
- Controls the Program Counter increments as soon as the current instruction is executed
- Contains memory array Memory read is performed from this module, without the clock tick
- Extra FFs for result data and destination reg result\_old and dest\_old
  - to prevent overwriting of variables

### **Simulation Output and Graphs**

- The first instruction is decoded in the first clock cycle
- The ALU executes the first instruction in the second cycle
- Meanwhile, the Instruction fetch stage works
- on the second instruction • The pipelined ALU gives the first output in the third cycle
- Then, the system gives the output of consecutive instructions in consecutive clocks.



# Implementation on Basys3 Board

- The 32-bit instructions are stored in an array and stored on the FPGA.
- The pipelined ALU executes the instructions and shows the result on the FPGA board
- The 7-segment displays show the 16 least significant bits of the result
- The LED shows the dependency flag (5 No dependency detected).



# References

- www.github.com/chsasank/ARM7
- https://github.com/kejriwalrahul/3-Stage-Pipeline
- http://vision.gel.ulaval.ca/~jflalonde/cours/1001/h17/d ocs/arm-instructionset.pdf
- https://www.scss.tcd.ie/~waldroj/3d1/arm\_arm.pdf
- https://www.pantechsolutions.net/getting-started-with -arm-architecture
- https://github.com/mhyousefi/MIPS-pipeline-processor
- http://www.cs.cornell.edu/courses/cs3410/2012sp/proj ect/pa1.html