

# AN4667 Application note

## STM32F7 Series system architecture and performance

### Introduction

The STM32F7 Series devices are the first ARM<sup>®</sup> Cortex<sup>®</sup>-M7 based 32-bit microcontrollers. Taking advantage of ST's ART accelerator<sup>™</sup> as well as an L1-cache, the STM32F7 Series devices deliver the maximum theoretical performance of the Cortex<sup>®</sup>-M7.

The benchmark scores steadily reach 1082 CoreMark and 462 DMIPS, whether the code is executed from the embedded Flash memory, from the internal RAMs or from the external memories (SRAM, SDRAM or Quad-SPI Flash memory).

The STM32F7 Series devices bring a high level of performance thanks to:

- A powerful superscalar pipeline and DSP capabilities providing a fast real time response with a low interrupt latency
- An efficient access to the large external memories
- · A high performance floating point capability for complex calculations

This application note presents the STM32F7 global architecture as well as the memory interfaces and features which provide a high flexibility to achieve the best performance and additional code and data sizes. It also presents the multi-master architecture that contributes to the system performance and offloads the CPU.

The application note also provides a software demonstration of the architecture performance of the STM32F7 Series devices in various memory partitioning configurations (different code and data locations) as well as the performance of architecture where DMAs are enabled.

This application note is provided with the X-CUBE-32F7PERF embedded software package that includes two projects:

- Stm32f7\_performances project aims to demonstrate the performance of the STM32F7
  architecture in different configurations, that is, the execution of the code and the data
  storage in different memory locations using ART accelerator and caches.
- Stm32f7\_performances\_DMAs aims to demonstrate the performance of the architecture in multi-master configuration.

November 2015 DocID027643 Rev 2 1/37

Contents AN4667

## **Contents**

| 1 | STM                                   | 2F7 Series system architecture overview 6                                        |  |  |  |  |
|---|---------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|
|   | 1.1                                   | Cortex®-M7 core 6                                                                |  |  |  |  |
|   | 1.2                                   | Cortex®-M7 system caches                                                         |  |  |  |  |
|   | 1.3                                   | Cortex®-M7 bus interfaces                                                        |  |  |  |  |
|   |                                       | 1.3.1 AXI bus interface                                                          |  |  |  |  |
|   |                                       | 1.3.2 TCM bus interface                                                          |  |  |  |  |
|   |                                       | 1.3.3 AHBS bus interface                                                         |  |  |  |  |
|   |                                       | 1.3.4 AHBP bus interface                                                         |  |  |  |  |
|   | 1.4                                   | STM32F7 bus matrix 8                                                             |  |  |  |  |
|   | 1.5                                   | STM32F7 memories                                                                 |  |  |  |  |
|   |                                       | 1.5.1 Embedded Flash memory                                                      |  |  |  |  |
|   |                                       | 1.5.2 Embedded SRAM                                                              |  |  |  |  |
|   |                                       | 1.5.3 External memories                                                          |  |  |  |  |
|   | 1.6                                   | DMAs 16                                                                          |  |  |  |  |
| 2 | Typic                                 | al application                                                                   |  |  |  |  |
|   | 2.1                                   | FFT demonstration                                                                |  |  |  |  |
|   | 2.2                                   | Project configuration of the CPU memory access demonstration 19                  |  |  |  |  |
|   | 2.3                                   | Project configuration of the CPU memory access with DMA activation demonstration |  |  |  |  |
|   |                                       | 2.3.1 Step 1: configure the different DMA parameters                             |  |  |  |  |
|   |                                       | 2.3.2 Step 2: check the configuration and the DMA transfer(s) 25                 |  |  |  |  |
|   |                                       | 2.3.3 Step 3: get the results                                                    |  |  |  |  |
| 3 | Resu                                  | ts and analysis                                                                  |  |  |  |  |
|   | 3.1                                   | CPU memory access performance                                                    |  |  |  |  |
|   | 3.2                                   | CPU memory access performance with DMA usage                                     |  |  |  |  |
| 4 | Software memory partitioning and tips |                                                                                  |  |  |  |  |
|   | 4.1                                   | Software memory partitioning                                                     |  |  |  |  |
|   | 4.2                                   | Tips                                                                             |  |  |  |  |
| 5 | Conc                                  | usion                                                                            |  |  |  |  |



| AN4667 |                  | Contents |
|--------|------------------|----------|
|        |                  |          |
| 6      | Ravisian history | 36       |



List of tables AN4667

## List of tables

| Table 1. | Cortex®-M7 default memory attributes after reset                              | . 7 |
|----------|-------------------------------------------------------------------------------|-----|
| Table 2. | internal memory summary                                                       |     |
| Table 3. | MDK-ARM results                                                               | 27  |
| Table 4. | Configuration 1: execution from Flash-ITCM / FFT CPU data storage in DTCM-RAM | 30  |
| Table 5. | Configuration 2: execution from Flash-ITCM / FFT CPU data storage in SRAM1    | 30  |
| Table 6. | Configuration 3: execution from Flash-AXI / FFT CPU data storage in DTCM-RAM  | 31  |
| Table 7. | Document revision history                                                     | 36  |



AN4667 List of figures

## List of figures

| Figure 1.  | STM32F74xxx and STM32F75xxx system architecture                        | 8  |
|------------|------------------------------------------------------------------------|----|
| Figure 2.  | Flash memory interfaces (pathes: 1, 2, 3, 4)                           |    |
| Figure 3.  | Flash memory interfaces (pathes: 5, 6, 7, 8)                           |    |
| Figure 4.  | External memory interfaces (pathes: 9, 10)                             | 13 |
| Figure 5.  | External memory mapping (mapping after reset)                          | 14 |
| Figure 6.  | No memory concurrency between DMA and CPU                              | 17 |
| Figure 7.  | Memory concurrency between one or more masters and CPU                 | 17 |
| Figure 8.  | FFT example block diagram                                              | 18 |
| Figure 9.  | MDK-ARM flag configuration                                             | 20 |
| Figure 10. | MDK ARM heap and stack configurations                                  | 21 |
| Figure 11. | How to split a memory A in case of concurrency between all the masters |    |
| Figure 12  | FFT relative ratio cycle number with MDK-ARM                           |    |



## 1 STM32F7 Series system architecture overview

### 1.1 Cortex<sup>®</sup>-M7 core

The STM32F7 Series devices are built on a high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M7 32-bit RISC core operating up to 216 MHz frequency. The Cortex<sup>®</sup>-M7 core features a high performance single floating point unit precision which supports all ARM<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances the application security. A forward compatibility from Cortex<sup>®</sup>-M4 to Cortex<sup>®</sup>-M7 allows binaries, compiled for Cortex<sup>®</sup>-M4 to run directly on Cortex<sup>®</sup>-M7.

The Cortex<sup>®</sup>-M7 features a 6/7-stage superscalar pipeline with a branch prediction and dual issue instructions. The branch prediction feature allows the resolution of branches to anticipate the next branch and therefore decrease the cycles number consumed by loops from 4~3 cycles down to 1 cycle per loop. The dual instruction feature allows the core to execute two instructions simultaneously and usually no matter of their order, to increase instruction through-put.

## 1.2 Cortex<sup>®</sup>-M7 system caches

The devices embed a Cortex<sup>®</sup>-M7 that features a level1 cache (L1-cache) which is splitted into two separated caches: Data cache (D-cache) and instruction cache (I-cache) allowing to have a Harvard architecture bringing the best performance. These caches allow to reach a performance of 0-wait state even at high frequencies.

By default, the instruction and data caches are disabled.

ARM CMSIS library provides two functions that enable data and instruction caches:

- SCB EnablelCache() to enable the instruction cache
- SCB\_EnableDCache() to enable and invalidate the data cache

For more information how to enable and invalidate the cache, refer to the "ARMv7-M architecture reference manual".

STM32F74xxx and STM32F75xxx devices implement an instruction cache and data cache of 4Kbytes depth each.

## 1.3 Cortex<sup>®</sup>-M7 bus interfaces

Cortex®-M7 has five interfaces: AXIM, ITCM, DTCM, AHBS and AHBP. This section describes each of them.

### 1.3.1 AXI bus interface

AXI as Advanced eXtensible Interface. Cortex<sup>®</sup>-M7 implements AXIM AMBA4 which is a 64-bit wide interface for more instruction fetch and data load bandwidth.

Any access that is not for a TCM or the AHBP interface, is handled by the appropriate cache controller if the cache is enabled. The user should take into account that not all the memory regions are cacheable, it depends on their types. The memory regions having the types:



Shared Memory, Device or Strongly Ordered are not cacheable. Only the Normal Non-Shared memory type is cacheable.

For more information on the general rules about the memory attributes and behaviors, refer to the "ARMv7-M architecture reference manual".

In order to modify the type and the attribute of a memory region, MPU can be used to allow it cacheable. This is done by configuring the TEX field and S, C and B bits in MPU\_RASR register.

Table 1 summarizes the memory region attributes after cortex®-M7 reset.

Execute Address range Region name Type **Attributes** Never? Cacheable, Write-Through, 0x00000000-0x1FFFFFF Code Normal No Allocate on read miss Cacheable, Write-Back, 0x20000000-0x3FFFFFF SRAM Normal No Allocate on read and write miss 0x40000000-0x5FFFFFF Peripheral Device Non-shareable Yes Cacheable, Write-Back, 0x60000000-0x7FFFFFF **RAM** Normal No Allocate on read and write miss Cacheable, Write-Through, 0x80000000-0x9FFFFFF **RAM** Normal No Allocate on read miss 0xA0000000-0xBFFFFFF **External Device** Device Shareable Yes 0xC0000000-0xDFFFFFF **External Device** Device Non-shareable Yes 0xE0000000-0xE000FFFF Private peripheral bus Strongly ordered Yes 0xE0010000-0xFFFFFFF Vendor system Device Non-shareable Yes

Table 1. Cortex®-M7 default memory attributes after reset

In STM32F7 Series devices, the 64-bit AXI Master bus connects the core to the bus matrix through a high performance AXI to multi-AHB bridge device which has 4 mater interfaces:

- 1x 64-bit AHB to the internal Flash memory
- 3x 32-bit AHB to the bus matrix

### 1.3.2 TCM bus interface

TCM as Tightly-Coupled Memory is provided to connect the core to the internal RAM memory. TCM interface has an Harvard architecture, so there are an ITCM (Instruction TCM) and a DTCM (Data TCM) interfaces. The ITCM has one 64-bit memory interface while DTCM is splitted into two ports of 32-bit: D0TCM and D1TCM.

### 1.3.3 AHBS bus interface

The Cortex®-M7 AHBS (AHB slave) is a 32-bit wide interface that provides system access to the ITCM, D1TCM, and D0TCM. However, in the STM32F7 architecture, AHBS allows only data transfer from/to DTCM-RAM (see *Figure 1*). The ITCM bus is not accessible on AHBS, so the DMA data transfer to/from ITCM RAM is not supported. For DMA transfer to/from the Flash memory on ITCM interface, all the transfers are forced through AHB bus.



The AHBS interface can be used when the core is in sleep state, therefore, DMA transfers can be performed in low-power modes.

### 1.3.4 AHBP bus interface

The AHBP interface (AHB peripheral) is a single 32-bit wide interface that is dedicated to connect the CPU to the peripherals. It is used only for the data access. The instruction fetches are never performed on this interface. In the STM32F7 architecture, this bus connects the AHBP peripheral bus of the Cortex-M7 core to the AHB Bus Matrix. The targets of this bus are the AHB1, AHB2, APB1 and APB2 peripherals.

### 1.4 STM32F7 bus matrix

The STM32F7 Series devices feature a 216 MHz bus matrix that interconnects the core, masters and the slaves. It allows a number of parallel access paths between the core buses, masters buses and the slaves buses enabling a concurrent access and efficient operation even when several high-speed peripherals work simultaneously. The CPU and its bus matrix can run at the same frequency, that is, 216 MHz.

An internal arbiter resolves the conflicts and the bus concurrency of masters on the bus matrix. It uses a round-robin algorithm.



Figure 1. STM32F74xxx and STM32F75xxx system architecture

Figure 1 shows the overall system architecture of STM32F74xxx and STM32F75xxx devices as well as the bus matrix connections.



STM32F7 bus matrix interconnects:

- twelve bus masters or initiators:
  - Three 32-bit AHB buses that outcome from the AXI to AHB bridge
  - One 64-bit AHB bus connected to the embedded Flash memory that outcomes from the AXI to AHB bridge
  - Cortex<sup>®</sup>-M7 AHB peripherals bus
  - DMA1 memory bus
  - DMA2 memory bus
  - DMA2 peripheral bus
  - Ethernet DMA bus
  - USB OTG HS DMA bus
  - LCD-TFT controller DMA-bus
  - Chrom-Art Accelerator<sup>™</sup> (DMA2D) memory bus
- And eight bus slaves:
  - The embedded Flash memory on AHB bus (for Flash read/write access, for the code execution and data access)
  - Cortex<sup>®</sup>-M7 AHBS slave interface for DMAs data transfer on DTCM-RAM only
  - Main internal SRAM1 (240 Kbytes)
  - Auxiliary internal SRAM2 (16 Kbytes)
  - AHB1 peripherals including AHB to APB bridges, APB1 and APB2 peripherals
  - AHB2 peripherals
  - FMC memory interface
  - Quad-SPI memory interface

### 1.5 STM32F7 memories

The devices embed 1 Mbyte of Flash memory, SRAM with different sizes, scattered architecture and an external memory interfaces such as FMC and Quad-SPI. This configuration gives the flexibility to the user to partition his application memory resources following his needs and get the right compromise performance versus the application code size.

### 1.5.1 Embedded Flash memory

The embedded Flash memory is 1 Mbyte and 256 bits wide data read. It's accessible via three main interfaces for read or/and write accesses.

A 64-bit ITCM interface:

It connects the embedded Flash memory to Cortex-M7 via the ITCM bus (path1 in *Figure 2*) and used for the program execution and data read access for constants.

The write access to the Flash memory is not permitted via this bus. The Flash memory is accessible by the CPU through ITCM starting from the address 0x00200000.

As the embedded Flash memory is slow compared to the core, the Adaptive Real-Time accelerator (ART $^{\text{TM}}$ ) is provided to unleash the Cortex-M7 core performance and allow 0-wait execution from the Flash memory at a CPU frequency up to 216 MHz. The STM32F7 ART $^{\text{TM}}$  is available only for a Flash memory access on ITCM interface and it



implements an unified cache of instruction and branch cache of 256 bits x 64 lines for both instruction and data access which increases the execution speed of sequential code and loops. The ART implements also a Prefetcher (ART-Prefetch).

A 64-bit AHB interface:

It connects the embedded Flash memory to Cortex-M7 via the AXI/AHB bridge (path 2 in *Figure 2*). It's used for the code execution, read and write accesses. The Flash memory is accessible by the CPU through AXI starting from the address 0x08000000.

A 32-bit AHB interface:

It is used for DMAs transfers from Flash memory (path 3 in *Figure 2*). The DMAs Flash memory access is performed in the range of 0x0800 0000 to 0x080F FFFF.

For the control, configuration and status register accesses, the Flash memory interface is accessible through AHBP/ AHB1 peripheral path, which is a 32-bit AHB bus (path 4 in *Figure 2*).

If the access to the Flash memory is done in the range of 0x08000000 to 0x080FFFFF, it is performed automatically via AXI/AHB. The instruction or/and data caches should be enabled in this configuration to get 0-wait-state-like access to the Flash memory.

If the access to the Flash memory is done in the range of 0x00200000 to 0x002FFFFF, it is performed automatically via ITCM bus. The ART accelerator should be enabled to get the equivalent of 0-wait state access to the Flash memory via ITCM bus. The ART is enabled by setting the bit 9 in FLASH\_ACR register while ART-Prefetch is enabled by setting bit 8 in the same register.



Figure 2. Flash memory interfaces (pathes: 1, 2, 3, 4)

### 1.5.2 Embedded SRAM

STM32F7 Series devices feature a large SRAM with 320KB of size and scattered architecture. It is divided into up to four blocks:

- Instruction RAM (ITCM-RAM) mapped at the address 0x0000 0000 and accessible only by the core, that is, through path 1 in *Figure 3*. It's accessible by bytes, half-words (16 bits), words (32 bits) or double words (64 bits). ITCM-RAM can be accessed at a maximum CPU clock speed without latency. The ITCM-RAM is protected from a bus contention since only the CPU can access to this RAM region.
- DTCM-RAM mapped on TCM interface at the address 0x2000 0000 and accessible by all AHB masters from AHB bus Matrix: by CPU through DTCM bus (path 5 in Figure 3) and by DMAs through the specific AHBS bus of the core that is path 6 in Figure 3. It's accessible by bytes, half-words (16 bits), words (32 bits) or double words (64 bits). DTCM-RAM is accessible at a maximum CPU clock speed without latency. The concurrency access to DTCM-RAM by masters (DMAs) and their priorities can be handled by the slave control register of the Cortex-M7 (CM7\_AHBSCR register) to give higher priority to the CPU to access DTCM-RAM versus the other masters (DMAs). For more details of this register, please refer to "ARM® Cortex®-M7 processor technical reference manual".
- SRAM1 mapped at the address 0x2001 0000 accessible by all AHB masters from AHB bus Matrix, that is, all general purpose DMAs as well as dedicated DMAs. SRAM1 is accessible by bytes, half-words (16 bits) or words (32 bits). Refer to *Figure 3* (path 7) for possible SRAM1 accesses. It can be used for the data load/store as well as the code execution.
- SRAM2 mapped at the address 0x2004 C000 and accessible by all AHB masters from AHB bus matrix, that is, all general purpose DMAs as well as dedicated DMAs can access to this memory region. SRAM2 is accessible by bytes, half-words (16 bits) or words (32 bits). Refer to *Figure 3* (path 8) for possible SRAM2 accesses. It can be used for the data load/store as well as the code execution.





Figure 3. Flash memory interfaces (pathes: 5, 6, 7, 8)

*Table 2* summarizes the STM32F74xxx and STM32F75xxx internal memory mapping and their respective sizes:

Table 2. internal memory summary

| Memory type | Memory<br>region | Address start | Address end | Size       | Access<br>interfaces         |
|-------------|------------------|---------------|-------------|------------|------------------------------|
|             | FLASH-ITCM       | 0x0020 0000   | 0x002F FFFF |            | ITCM (64-bit)                |
| FLASH       | FLASH-AXIM       | 0x0800 0000   | 0x080F FFFF | 1 Mbyte    | AHB (64-bit)<br>AHB (32-bit) |
|             | DTCM-RAM         | 0x2000 0000   | 0x2000 FFFF | 64 Kbytes  | DTCM (64-bit)                |
| RAM         | ITCM-RAM         | 0x0000 0000   | 0x0000 3FFF | 16 Kbytes  | ITCM (64-bit)                |
| KAW         | SRAM1            | 0x2001 0000   | 0x2004 BFFF | 240 Kbytes | AHB (32-bit)                 |
|             | SRAM2            | 0x2004 C000   | 0x2004 FFFF | 16 KBytes  | AHB (32-bit)                 |

### 1.5.3 External memories

In addition to the internal memories and storage controllers such as USB and SDMMC, the user can extend the STM32F7 memories with the flexible memory controller (FMC) and Quad-SPI controller.

*Figure 4* shows the possible paths that interconnect the CPU with these external memories via AXI/AHB buses. As shown in *Figure 4*, they can benefit of the Cortex<sup>®</sup>-M7 cache, therefore, get the maximum of the performance whether data load/store or code execution. This allows to mix the performance and large memory size.

Path 9 in *Figure 4* shows the connection between the external memories, by means of the FMC controller, and the CPU.

Path 10 in *Figure 4* shows the connection between Quad-SPI Flash memories and the CPU by means of the Quad-SPI controller.



Figure 4. External memory interfaces (pathes: 9, 10)

All the external memories are accessible by all the masters. So the memory DMAx transfers or peripheral/memory DMAx transfers are allowed.

*Figure 5* summarizes the memory mapping of the external memories and their address ranges after reset (SWP\_FMC[1:0] bits are set to 0 in SYSCFG\_MEMRMP register).



Figure 5. External memory mapping (mapping after reset)

### Flexible memory controller (FMC) interface

The STM32F7 FMC controller interfaces the memory mapped devices including SRAMs, ROMs, NOR/NAND Flash memories and SDRAM devices. It is used either for the program execution (except for NAND Flash) or the data load/store.

#### STM32F7 FMC features:

- 4 banks to support different memories at the same time
- Independent chip select control for each memory bank
- Independent configuration for each memory bank
- Programmable timings to support a wide range of devices
- 8/16/32-bit data bus
- External asynchronous wait control
- Interfaces with synchronous DRAM (SDRAM) that provides two SDRAM banks

All FMC external memories share the addresses, data and control signals with the controller.

Each external device is accessed with an unique chip select. The FMC performs only one access at a time to an external device.



The two default regions of SDRAM banks are not cacheable. So even if the cache is enabled, the data or instructions will not go through the cache. To benefit from the cache acceleration, the SDRAM banks can be remapped from 0xC000 0000 and 0xD000 0000 to respectively 0x6000 0000 and 0x7000 0000 which are, by default, cacheable regions. This is done by setting the field SWP\_FMC [1:0] = 01 in SYSCFG\_MEMRMP register. If the remapping is not suitable for the application, the Cortex®-M7 MPU can be used to modify the propriety of the default SDRAM memory region to be cacheable.

All the external memories that would be connected to FMC will benefit from the data and L1-cache (path 9 in *Figure 4*) allowing to have more data or code sizes with the maximum of performance.

### **Quad-SPI** interface

STM32F7 Series devices embed a Quad-SPI memory interface which is a specialized communication interface targeting single, dual or Quad-SPI Flash memories. This multiple width interface supports a traditional SPI single bit serial input and output as well as two bits and four bit serial commands. In addition, the interface supports double data rate (DDR) read commands meaning that the address transfer and data read are performed on both edge of the communication clock. It allows to multiply by two the data/instruction throughput and therefore increase the access efficiency to an external Quad-SPI Flash memory.

It can work in one of the three following modes:

- Direct mode: all the operations are performed through the Quad-SPI registers
- Status polling mode: the external Flash memory status register is periodically read and an interrupt can be generated in case of a flag setting
- Memory mapped mode: the external Flash is memory mapped and is seen by the system as if it was an internal memory

The STM32F7 Quad-SPI interface is able to manage up to 256MB Flash memory starting from 0x9000 0000 to 0X9FFF FFFF in the memory mapped mode. It is mapped on an executable area, so the remap is not needed.

Compared to FMC, Quad-SPI allows to connect an external Flash memory with a reduced cost with small packages (reducing PCB area) and a reduced GPIOs usage, that is, only 6 GPIOs used in single-quad mode (4-bit) for any Flash memory size or only 10 GPIOs in dual-quad mode (8-bit).

As shown in *Figure 4* (path 10), the Quad-SPI is mapped on a dedicated layer on AHB and can benefit from L1-cache. This allows to execute the code and load the data from Quad-SPI with good performances.

Quad-SPI is also accessible by all the masters on AHB bus matrix, especially Chrom-ART accelerator and LCD-TFT, enabling an efficient data transfer, particularly images, for graphical applications where a high frame rate of display is needed.



#### 1.6 **DMAs**

STM32F7 Series devices embed two general purpose Direct Memory Access (GP DMAx) that can provide a high speed data transfer between memories and between a memory and a peripheral. They are provided to offload the CPU and to allow some transfers when the core is in a low-power mode. Each DMA has 8 streams and 8 channel per stream.

STM32F7 Series devices embed also other dedicated DMAs for Ethernet, USB OTG and LCD-TFT and Chrom-ART<sup>™</sup> accelerator. All the DMAs have access to the following internal memories: embedded Flash memory, SRAM1, SRAM2 and DTCM through the AHBS bus of Cortex®-M7. All the DMAs also have an access to external memories through FMC and Quad-SPI controllers via the bus matrix.

The ITCM bus is not accessible on AHBS. So the DMA data transfer to/from ITCM RAM is not supported. For DMA transfer to/ from the Flash memory on ITCM interface, all the transfers are forced through AHB bus.

The possible GP DMAs transfers are listed below:

- GP DMA1 transfers:
  - DMA1 cannot address AHB1/AHB2 peripherals
  - DMA1 can only make APB1 from/to memory transfers
- GP DMA2 transfers:
  - DMA2 can do all possible transfers

Thanks to AXI-to multi-AHB Bridge and BusMatrix architecture, the concurrent access by CP and DMAs to different slaves are managed efficiently in order to minimize the latency. The contention is also managed in the Cortex-M7 at the TCU level between LSU (Load/Store Unit) and the AHB Slave bus accesses when the CPU and other system master attempt to access simultaneously to the DTCM-RAM. Only one Master can gain access to AHBS which is managed by the Bus-Matrix arbitration.

The CPU and DMAs access to same memory may impact the system performance.

If the CPU and the DMA(s) do not access the same memory at the same time, no contention is present. Therefore the performance remains the same as if there no other master active with the CPU (see Figure 6).

If there is an access concurrency to a memory between CPU and one or more master (see Figure 7), the performance decreases depending on the access speed of the memory accessed by the DMAs (the access to internal memory is relatively fast versus external memory) and if the concurrency is done on read or write.

The latency generated by concurrent master accesses, depends on several factors that some of them are treated in Section 3.2: CPU memory access performance with DMA usage.





Figure 6. No memory concurrency between DMA and CPU

Figure 7. Memory concurrency between one or more masters and CPU



Section 2.3 presents the demonstration of the system performance when enabling multi masters (DMAs) in different scenarios.

Section 3.2 provides the different results and analysis obtained in typical scenarios based on the figures 6 and 7.

Typical application AN4667

## 2 Typical application

This application note provides two software examples that allow to show: first the STM32F7 performance of the CPU memory access either for data storage or code execution and either for internal or external memories. Secondly, the impact of the DMA usage when the CPU is loading/storing data in a memory in typical scenarios.

The example used is the FFT example provided in the CMSIS library. The stm32f7\_performances project can be used as a skeleton where the user can integrate his application. The same example is used for stm32f7\_performances\_DMAs project except the magnitude calculation that has been removed to allocate more RAM for DMAs transfers.

### 2.1 FFT demonstration

The FFT example has been used as it benefits from the floating point unit of the Cortex-M7 and contains several loops, data load/store and can be done in different paths/memories. The code can be executed from internal or external memories. The example consists of the calculation of the maximum energy bin in the frequency domain of the input signal with the use of complex FFT, complex magnitude, and maximum functions. It uses the FFT 1024 points and the calculation is based on single precision floating point. The input signal is a 10 KHz sine wave merged with white noise. *Figure 8* shows the block diagram of the transformation.

The number of cycles consumed by the FFT process is also calculated based on system-tick timer. The example has been run on STM32756G-EVAL and the results are shown on LCD-TFT or, on Hyperterminal through UART or on IDE printf viewer.

The configuration is also displayed showing the current project configuration, the system frequency, the different configuration of caches, ART, ART-Prefetch (ON/OFF) and the memory configuration in case of an external memory (SDRAM or Quad-SPI).



Figure 8. FFT example block diagram

AN4667 Typical application

## 2.2 Project configuration of the CPU memory access demonstration

The demonstration is provided with Keil MDK-ARM tool chain. The project has seven configurations that has been provided to select data and code locations.

The configurations are named using the following rules:

### **N-ExecutionRegionPath** rwDataRegion where:

N: the number of the configuration.

**ExecutionRegionPath**: the memory location and the path of the code execution. The user should differentiate between the execution region and the load region. The execution region is the memory location where the application is executed while the load region is the memory where the application has been loaded initially by the Flash loader to be copied later on, in the execution region if the two address locations are different.

*rwDataRegion*: the memory location of RW/Zero Initialized data, stack and heap.

We have the following configurations:

- 1-FlashITCM\_rwRAM-DTCM: the program is executed from Flash-ITCM at 7 wait states with ART and ART-prefetch enabled and data loaded/stored in DTCM-RAM.
- 2-FlashITCM\_rwSRAM1: the program is executed from Flash-ITCM at 7 wait states
  with ART and ART-prefetch enabled and data loaded/stored in SRAM1 with D-cache
  enabled.
- **3-FlashAXI\_rwRAM-DTCM**: the program is executed from Flash-AXI at 7 wait states with I-cache enabled and data loaded/stored in DTCM-RAM. The data cache is also enabled because some constants are loaded from Flash-AXI to compute the FFT.
- 4-FlashAXI\_rwSRAM1: the program is executed from Flash-AXI at 7 wait states with I-cache enabled and data loaded/stored in SRAM1 with D-cache enabled.
- **5-RamITCM\_rwRAM-DTCM**: the program is executed from ITCM-RAM and data loaded/stored in DTCM-RAM. In this configuration nothing is enabled.
- 6-Quad SPI rwRAM-DTCM: there are two cases in this configuration:
  - Case 1 (6\_1-Quad SPI\_rwRAM-DTCM): the code is executed from Quad-SPI Flash memory with I-cache enabled and data loaded/stored in DTCM-RAM. Since the FFT process uses huge constants, the read-only data are located, in this case, in Quad-SPI Flash memory. So, D-cache is also enabled.
  - Case 2 (6\_2-Quad SPI\_rwRAM-DTCM): only the code is located and executed in Quad-SPI Flash. The read-only data are located in Flash-ITCM. The read/write data are located in DTCM-RAM. I-cache, ART and ART-prefetch are enabled in this case.

For the two cases, the Quad-SPI Flash memory runs at 54 MHz with DDR mode enabled.

7-ExtSDRAM-Swapped\_rwDTCM: the program is executed from FMC-SDRAM and data loaded/stored in DTCM-RAM. I-cache and D-cache are enabled. Note that in this configuration the constant data are placed in SDRAM, that's why the D-cache was enabled. In this configuration the CPU clock is 200 MHz while SDRAM runs at 100 MHz.

Each configuration has its own flag set. These flags are settable on the configuration project. *Figure 9* shows where these flags are defined for MDK-ARM tool chain.



Typical application AN4667

Figure 9. MDK-ARM flag configuration



The code is optimized for time level 3 for all the configurations.

### Project flags description:

- DCACHE\_ENABLE: if defined in the configuration project, the data cache is enabled.
- ICACHE\_ENABLE: if defined in the configuration project, the instruction cache is enabled.
- ART\_ENABLE: if defined in the configuration project, ART Accelerator is enabled.
- **PF\_ART\_ENABLE**: if defined in the configuration project, the prefetch of the ART Accelerator is enabled.
- FLASH\_WS: configures the number of the internal Flash wait states:
   FLASH\_WS=FLASH\_LATENCY\_X, where X= 0 (0 wait state) to 15 (15 wait states).
- DATA\_IN\_ExtSRAM: if defined in the configuration project, the external SRAM is configured to be used either for data load/store or for code execution.
- **DATA\_IN\_ExtSDRAM**: if defined in the configuration project, the SDRAM is configured to be used either for data load/store or for code execution.
- **SDRAM\_MEM\_BUS\_WIDTH**: configures the bus width of the external SDRAM and the configuration is as following:
  - **SDRAM\_MEM\_BUS\_WIDTH= FMC\_SDRAM\_MEM\_BUS\_WIDTH\_X**, where X= 8, 16 or 32.
- SDRAM\_ADDRESS\_SWAPPED: if defined in the configuration project, the SDRAM address is remapped from 0xC000 0000 to 0x6000 0000. Remapping SDRAM, allows to relocate it in a cacheable region.
- DATA\_IN\_QSPI: if defined in the configuration project, the Quad-SPI Flash memory is configured to be used for the code execution.
- QSPI\_CLK\_PRESCALER: defines the Quad-SPI clock prescaler and the configuration is as following:
  - **QSPI CLK PRESCALER=X**, where X = 0 to 255.
- QSPI\_DDRMODE: if defined in the configuration project, the Quad-SPI is configured in DDR mode.
- QSPI\_INSRUCTION\_1\_LINE, QSPI\_INSRUCTION\_4\_LINES: the first flag is to
  configure the Quad-SPI Flash instruction to one line, while the second configures the
  instruction to four lines. If no flag is present, Quad-SPI will be configured to one line
  instruction.
- QSPI\_XIP\_MODE: if defined in the configuration project, the Quad-SPI is configured in XIP mode, that is, only the instruction is sent first. Note that XIP mode has no effect on the performance when the cache is enabled.
- PRINTF\_LCD, PRINTF\_UART, PRINTF\_VIEWER: these flags are used to display the
  results of the demonstration, respectively, on LCD, through hyperterminal (9600, 7 bits,
  parity odd, one stop bit, no HW flow control) or on IDE printf viewer.



AN4667 Typical application

The user can create new code execution/data load store location configurations based on these templates by merging the adequate settings by modifying the scatter files for MDK-ARM and setting the adequate Flash loader.

Note also, that for MDK-ARM tool chain, in order to modify RAM regions in scatter files, that is, stack and heap regions, the user should modify accordingly stack and heap sizes in ASM menu since the size of the region in the scatter file is not considered as the real stack size of the main application. The user should modify STACK\_SIZE\_APPLICATION and HEAP\_SIZE\_APPLICATION flags values in order to force their values to be in line with heap/stack size regions configured in the scatter files.

Figure 10 shows where to modify these flags (framed in blue). Also there is an initial stack pointer that is used when external memories are used for data load/store. Its size is 1Ko and can be modified by Stack\_Size\_Init variable in startup\_stm32f756xx.s file. The initial stack pointer base address is configurable in ASM menu as shown in Figure 10 framed in red.

Figure 10. MDK ARM heap and stack configurations



The scatter files of different configurations are located under MDK-ARM\scatter\_files path in the project of the demonstration.

Note also that in the project template, the interrupts are executable from the internal Flash memory: only the system tick timer interrupt is used.

## 2.3 Project configuration of the CPU memory access with DMA activation demonstration

The demonstration is provided with Keil MDK-ARM tool chain. The project configurations are based on the same template described previously in *Section 2.2*. The project has three configurations:

- 1. FlashITCM\_rwRAM-DTCM
- 2. FlashITCM rwSRAM1
- 3. FlashAXI rwRAM-DTCM

It is the same configurations used in the CPU memory access demonstration, the only differences are:

- SDRAM access is used for all configurations for DMA transfers.
- The CPU frequency used is 200 MHz instead of 216 MHz for SDRAM access.
- The scatter files are modified to separate the execution/data memories used by FFT process and the other modules of the demonstration in order to avoid indeterminism inducted by the linker that impacts the results.
- The data cache is enabled for all projects.

The same FFT demonstration already used for CPU memory access performance (stm32f7\_performances) is used for DMA activation demonstration performance (stm32f7\_performances\_DMAs).



Typical application AN4667

Only the FFT computation part was kept, the magnitude calculation part was removed in order to allocate more RAM for DMA transfers.

Two masters are provided in the demonstration to perform the transfers: the two general purpose DMAs: DMA1 and DMA2. The DMA2 is configured to perform memory to memory transfers, while DMA1 is used to perform memory to SPI3 and SPI3 to memory transfers. The memory source and destination are configurable for each DMA separately. The configuration is done in main.h file which contains all the needed definition to perform DMA1/2 transfers.

To activate the DMA1/SPI3 transfer, SPI3\_MOSI (PC12) must be connected to SPI3\_MISO (PC11). The microSD card must be removed from its slot.

There are three steps to get a result for a given scenario:

- Step 1: configure the different DMA parameters in main.h
- Step 2: check mode: check the configuration and the DMA(s) transfer(s)
- Step 3: result mode: get the results in term of cycles number

### 2.3.1 Step 1: configure the different DMA parameters

There are basically four parameters for each master to be configured:

- Enable/disable of the DMA transfer
- The DMA source address configuration
- The DMA destination address configuration
- The DMA transfer size configuration

#### Enable/disable of the DMA transfer:

To enable or disable a DMA the define "#define USE\_DMAX" has to be settled to 1 or 0 to respectively enable or disable DMAX. Where X = 1 or 2.

The user can enable each DMA separately or enable them together by setting the defines USE\_DMA1 and USE\_DMA2 to 1.

### The DMA source and destination address configurations:

The memory source and destination addresses should be configured by the following defines:

### For DMA1:

#define DMAX\_SRC\_ADDRESS: the start address of the memory source #define DMAX\_DST\_ADDRESS: the start address of the memory destination

The DMA1 transfers the data from memory source to memory destination through SPI3 (memory source -> DMA1\_Stream5 -> SPI3\_TX -> SPI3\_RX -> DMA1\_Stream0 -> memory destination).

DMA2 transfers data directly from memory A to memory B.

47/

AN4667 Typical application

The DMAX SRC ADDRESS and DMAX DST ADDRESS possible values:

- FLASHAXI\_DMA\_START\_ADDRESS
- FLASHTCM\_DMA\_START\_ADDRESS
- DTCMRAM\_DMA\_START\_ADDRESS
- SRAM1\_DMA\_START\_ADDRESS
- SRAM2 DMA START ADDRESS
- SDRAM\_DMA\_START\_ADDRESS

Do not modify these defines provided in dma\_utilities.h file which are in line with the mapping configured in the scatter files.

### The DMA transfer size configuration:

The DMAX transfer size must be configured by the following define:

#define DMAX TRANSFER SIZE: the transfer size in byte

The transfer size must be the smallest value between the available size of the DMA memory source and the available size of the DMA memory destination. The macro MIN(a,b) is provided for this purpose. This to prevent any DMA to access to an invalid memory zone.

The DMAX TRANSFER SIZE possible values:

- DTCMRAM\_DMA\_AVAILABLE\_SIZE
- SRAM1\_DMA\_AVAILABLE\_SIZE
- SRAM2\_DMA\_AVAILABLE\_SIZE
- SDRAM\_DMA\_AVAILABLE\_SIZE
- FLASHAXI DMA AVAILABLE SIZE
- FLASHTCM DMA AVAILABLE SIZE

Example of DMA2 transfer size configuration where SRAM1 is the source and DTCMRAM is the destination:

#define DMA2\_TRANSFER\_SIZE MIN(SRAM1\_DMA\_AVAILABLE\_SIZE, DTCMRAM DMA AVAILABLE SIZE)

If the minimum size is greater than 64 Kbytes the transfer size is forced to 64 Kbytes.

When the user runs DMAX with concurrency with CPU on memory A, he must split the memory as shown in figure 11.

Figure 11 shows how to partition a memory **A** (for example SRAM1) in case of concurrency between two and three masters in the software. The partitioning at the top of the figure shows the memory **A** shared between CPU and DMA2. The partitioning at the bottom of the figure shows the memory **A** shared between three masters: CPU, DMA1 and DMA2. This partitioning allows each DMA to complete its transfer before the FFT process to ensure that concurrency is guaranteed during all the FFT process. The RAM size reserved for the FFT is 9216 bytes in the scatter file (for CPU access).

Typical application AN4667



Figure 11. How to split a memory A in case of concurrency between all the masters

Two examples are following to show how to configure DMA1 and DMA2 in two scenarios (see Section 3.2: CPU memory access performance with DMA usage on page 29):

### Configuration 2 /scenario 3:

/\* DMA2 \*/

#define DMA2\_SRC\_ADDRESS
#define DMA2\_DST\_ADDRESS
#defineDMA2\_TRANSFER\_SIZE
SRAM1 REMAINING SIZE)

DTCMRAM\_DMA\_START\_ADDRESS SRAM1\_DMA\_START\_ADDRESS MIN (DTCMRAM \_REMAINING\_SIZE,

### Configuration 1 /scenario 4:

/\* DMA2 \*/

#define DMA2\_SRC\_ADDRESS
#define DMA2\_DST\_ADDRESS
#defineDMA2\_TRANSFER\_SIZE
(DTCMRAM\_REMAINING\_SIZE\*6/7))

SRAM1\_DMA\_START\_ADDRESS DTCMRAM\_DMA\_START\_ADDRESS MIN (SRAM1\_REMAINING\_SIZE,

### /\* DMA1 \*/

#define DMA1SPI\_SRC\_ADDRESS
#define DMA1SPI\_DST\_ADDRESS
(DTCMRAM\_REMAINING\_SIZE\*6/7))
#define DMA1SPI\_TRANSFER\_SIZE
(DTCMRAM\_REMAINING\_SIZE/7))

SRAM2\_DMA\_START\_ADDRESS (DTCMRAM\_DMA\_START\_ADDRESS +

MIN (SRAM2 REMAINING SIZE,

47/

AN4667 Typical application

### 2.3.2 Step 2: check the configuration and the DMA transfer(s)

After configuring the different parameters of different DMAs, the user must check this configuration and the DMA transfer(s) before getting the results by running the example in "check mode".

The check is done for two purposes:

- The DMA transfer integrity of data is correct.
- The DMA transfer is complete after the FFT process completion to ensure that during all the FFT process the DMA still stress the bus matrix.
- No hard fault was occurred (the LCD displayed all the configuration and there is at least a LED lit).

If any of the above conditions is not matched, the result is not consistent and the user has to modify the DMA configuration(s).

1

To run any scenario in "check mode", the following define should be set to 1:

#define CHECK\_TRANSFER

Then compile the example and run it.

If the three check conditions are met, the LCD displays the current configuration and the LED4 (blue LED) is lit. In this case, the chosen scenario is ready for Step 3 to get the results.

If LED2 is lit, there is at least one DMA transfer which has not been performed properly. The error message is displayed on LCD showing which DMA had the error and the offset of the wrong data. At this stage the user has to verify the memory address ranges used by the DMA(s) and recompile the example in order to have only LED4 on.

If LED2 is blinking, the data transfers integrity is correct but there is at least one DMA transfer which is completed before FFT transfer completion. An error message is displayed that provide which DMA had the issue. At this stage the user has to increase the transfer size of this DMA.

If a hard fault occurred, or the application crushed, this indicates that a DMA overwrote data used by the application including the stack. The user must be careful on the address choices accessed by DMA mainly when CPU, DMA1 and DMA2 access the same memory to reproduce the concurrency presented in *Figure* 7.

Note that when CHECK\_TRANSFER = 0, the DMA1 transfers data in circular mode while it transfers data in normal mode when CHECK\_TRANSFER = 1. Regardless of the value of this define, DMA2 transfers the data in normal mode.

### 2.3.3 Step 3: get the results

If only LED4 is lit and the configuration is displayed on the LCD, the result will be consistent and ready to be got for this scenario.

At this stage, the user can recompile the example in "result mode" (CHECK\_TRANSFER = 0), load it and run it. The LCD displays the current configuration as well as the cycles number at the bottom of the display.

Results and analysis AN4667

## 3 Results and analysis

### 3.1 CPU memory access performance

This section explains each feature activation following the configuration used and presents the obtained results in term of number of cycles consumed by the FFT process and finally the result analysis.

The results are obtained with the KEIL MDK-ARM v5.14.0 tool chain, STM32F7xx pack version 1.1.0.

MDK-ARM code optimization configuration is level 3: optimize for time.

All the configurations that have the code execution from Flash-ITCM, the ART accelerator and ART-prefetch are enabled since the instructions and read-only data (constant variables) flow through ITCM (path 1 in *Figure 2*). This is the case of the following configurations:

- "1-FlashITCM rwRAM-DTCM"
- "2-FlashITCM rwSRAM1"

All the configurations that have the code execution from Flash-AXI (AXI/AHB), the instruction cache is enabled since the instructions flow through the path 2 in *Figure 2*. In this configuration, the read-only data (constant variables) flows also through the path 2 (same figure) that's why the data cache is also enabled. This is the case of the following configurations:

- "3-FlashAXI\_rwRAM-DTCM"
- "4-FlashAXI rwSRAM1"

In the case of "5-RamITCM\_rwRAM-DTCM" configuration, nothing is enabled since the code and data are located respectively in ITCM-RAM and DTCM-RAM.

In the case of "6-Quad SPI\_rwRAM-DTCM" configuration, two cases are present to show the difference of the performance between:

- Locating the read-only data in Quad-SPI Flash memory, that is, the same location as the instruction (case 1).
- Locating the read-only data in a memory other than Quad-SPI Flash memory, it will be in Flash-ITCM (case 2).

Since the instruction and data are located in Quad-SPI Flash memory for case 1, only the I-cache and D-cache are enabled.

For case 2, since the read-only data are located in Flash-ITCM, ART and ART-prefetch are enabled and the D-cache is OFF. For the two cases, the read/write data are located in DTCM-RAM.

For all the configurations that have the access to DTCM-RAM as the data load/store memory (path 5 in *Figure 3*), they don't have any specific feature activation since the core is coupled directly to this RAM with 0-wait state access.

For all the configurations that have the access to SRAM1 as the data load/store memory (path 7 in *Figure 3*), the data cache is enabled which is the case for the following configurations:

- "2-FlashITCM rwSRAM1"
- "4-FlashAXI rwSRAM1"



If the application has the access to the external memory through FMC for the data load/store data memory and/or the code execution (path 9 in *Figure 4*), the data and/or instruction caches are enabled which is the case for the following configuration:

"7-ExtSDRAM-Swapped\_rwDTCM"

Note:

For this configuration, SDRAM has been swapped (remapped from 0xC000 0000 to 0x6000 0000 in order to allow the cache usage) since the default MPU attribute region starting from 0xA000 0000 to 0xDFFF FFFF is not cacheable as it's a Device memory type region.

### Results

The results are obtained with STM32756G-EVAL, The CPU at 216 MHz,  $V_{DD}$ =3.3 V and with 7-wait state access to the internal Flash memory.

*Table 3* shows the obtained results for FFT demonstration for MDK-ARM in each configuration:

| Feature configuration                               | Memory location configuration            | CPU cycle<br>number <sup>(1)</sup> |
|-----------------------------------------------------|------------------------------------------|------------------------------------|
| ART + ART-PF ON                                     | 1-FlashITCM_rwRAM-DTCM                   | 118577                             |
| ART + ART-PF + D-cache ON                           | 2-FlashITCM_rwSRAM1                      | 135296                             |
| I-cache + D-cache ON                                | 3-FlashAXI_rwRAM-DTCM                    | 118653                             |
| I-cache + D-cache ON                                | 4-FlashAXI_rwSRAM1                       | 145917                             |
| -                                                   | 5-RAMITCM_rwRAM-DTCM                     | 112428                             |
| I-cache + D-cache ON<br>(Const data in Quad-SPI)    | 6_1-QuadSPI_rwRAM-DTCM                   | 171056                             |
| I-cache + ART + ART-PF ON (Const data in Flash TCM) | 6_2-QuadSPI_rwRAM-DTCM                   | 126900                             |
| I-cache + D-cache ON<br>(Const data in SDRAM)       | 7-ExtSDRAM-Swapped_rwDTCM <sup>(2)</sup> | 128398                             |

Table 3. MDK-ARM results

The charts in *Figure 12* show the relative ratio of each configuration versus the configuration 5 which has the best results.

Relative ratio = cycles\_number\_config\_X / cycles\_number\_config\_5

The relative ratio calculation allows to compare the performance versus the best performance (5-RamITCM\_rwRAM-DTCM) and to compare a configuration with another one.

<sup>1.</sup> The cycles number values may change from a version to another of the tool chain.

<sup>2.</sup> HCLK is running at 200 MHz.

Results and analysis AN4667



Figure 12. FFT relative ratio cycle number with MDK-ARM

### **Analysis**

If the user fixes the data memory location to DTCM-RAM and varies the code execution memory location, which is the case for the configurations:

- "1-FlashITCM\_rwRAM-DTCM"
- "3-FlashAXI\_rwRAM-DTCM"

The relative ratios demonstrate that no matter where the code is executed from Flash-ITCM or Flash-AXI, the performance is almost the same if the ART or instruction cache are respectively enabled.

If the user fixes the execution memory location to Flash-ITCM or Flash-AXI and varies the data memory location which is the case for the couple of configurations:

- "1-FlashITCM rwRAM-DTCM" and "2-FlashITCM rwSRAM1"
- "3-FlashAXI rwRAM-DTCM" and "4-FlashAXI rwSRAM1"

The respective ratios show that no matter which the internal RAM is used for data load/store, the results are almost the same since the data cache is enabled for RAMs connected to AXI/AHB.

If the ratio of the "7-ExtSDRAM\_Swapped\_rwDTCM" configuration is compared to the "1-FlashITCM\_rwRAM-DTCM" or "3-FlashAXI\_rwRAM-DTCM" configurations, the results are close since the cache is enabled for this configuration. Thus, the code execution or the data storage from the external memory doesn't affect the performance.

In the case of the "5-RamITCM\_rwRAM-DTCM" configuration, we note that it has the best performance (the lowest cycle number). It's due to the fact that there is no contention on ITCM and DTCM buses since no cache maintenance is performed (if compared to the cache usage). Also, there is no concurrent access of the CPU to DTCM-RAM with other masters in the provided FFT example.

If the two ratios of the case 1 and case 2 of the "6-Quad SPI\_rwRAM-DTCM" configuration (case X) are compared we note that there is a significant difference in term of a performance since the demonstration uses a huge constant data.

For the case 1 (6\_1-Quad SPI\_rwRAM-DTCM), since the read-only data and the instructions are located in the Quad-SPI Flash memory, a latency occurs due to the concurrency access of the instruction fetch and the read-only data loaded on the bus matrix.

For the case 2 (6\_2-Quad SPI\_rwRAM-DTCM), the read-only data and code are separated. The read-only data are located in Flash-TCM, therefore, the concurrency of the read-only data and the instruction fetch is avoided and the CPU can fetch the instruction from AXI and the data loaded from TCM at the same time. That's why the performance of the second case is clearly better than the first one.

### 3.2 CPU memory access performance with DMA usage

This section treats the architecture performance where one or more masters are activated.

The results are obtained with the KEIL MDK-ARM v5.16.0 tool chain, STM32F7xx pack version 2.2.0 and CMSIS v4.4.0.

The MDK-ARM code optimization configuration is level 3: optimize for time.

### Results

*Table 4*, *Table 5*, and *Table 6* summarize the number of cycles consumed by the FFT process in different scenarios and the performance decrease in percent in case where one or more masters access to the same memory as the CPU.

The results are obtained with STM32756G-EVAL, the CPU at 200 MHz (to allow SDRAM access @100 MHz), VDD=3.3 V and with 6-wait state access to the internal Flash memory. The estimated error of measurement is 0.4% due to some alignments of data and instructions in the Flash memory, and in the cache.

The conditions of the results:

- DMA1 and DMA2 access priority level has been configured to the high priority and the data size is a byte.
- The SPI3 baudrate is 25 Mbit/s.
- CM7 AHBSCR register is kept at its reset value.



Results and analysis AN4667

Table 4. Configuration 1: execution from Flash-ITCM / FFT CPU data storage in DTCM-RAM

| Scenario | Master    | Source                   | Destination             | FFT cycles<br>number | Decrease (%) |
|----------|-----------|--------------------------|-------------------------|----------------------|--------------|
| 1        | DMA2      | -                        | -                       | 69247                |              |
| '        | DMA1_SPI3 | -                        | -                       | 09247                | -            |
| 2        | DMA2      | SDRAM                    | SRAM1                   | 69254                | 0            |
| 2        | DMA1_SPI3 | -                        | -                       | 09254                | 0            |
| 3        | DMA2      | SRAM1                    | DTCM-RAM <sup>(1)</sup> | 70000                | 2.43         |
| 3        | DMA1_SPI3 | -                        | -                       | 70929                | 2.43         |
| 4        | DMA2      | SRAM1                    | DTCM-RAM <sup>(1)</sup> | 71275                | 2.93         |
| 4        | DMA1_SPI3 | SRAM2                    | DICW-RAW                |                      |              |
| 5        | DMA2      | SDRAM                    | DTCM-RAM <sup>(1)</sup> | 70830                | 2.29         |
| 5        | DMA1_SPI3 | SRAM2                    | DICW-RAW                | 70030                | 2.29         |
| 6        | DMA2      | DTCM-RAM(2)              | SRAM1                   | 70140                | 1.29         |
| U        | DMA1_SPI3 | -                        | -                       | 70140                | 1.29         |
| 7        | DMA2      | Flash-AXI <sup>(2)</sup> | SRAM1                   | 69596                | 0.50         |
| /        | DMA1_SPI3 | -                        | -                       | 09090                | 0.50         |

<sup>1.</sup> Memories with a concurrency on write access between CPU and DMA(s).

Table 5. Configuration 2: execution from Flash-ITCM / FFT CPU data storage in SRAM1

| Scenario | o Master Source |                      | Destination          | FFT cycles number | Decrease (%) |
|----------|-----------------|----------------------|----------------------|-------------------|--------------|
| 1        | DMA2            | -                    | -                    | 79925             |              |
| '        | DMA1_SPI3       | -                    | -                    | 79923             | -            |
| 2        | DMA2            | SDRAM                | SRAM2                | 79925             | 0            |
| 2        | DMA1_SPI3       | -                    | -                    | 19923             |              |
| 3        | DMA2            | DTCM-RAM             | SRAM1 <sup>(1)</sup> | 81720             | 2.25         |
| 3        | DMA1_SPI3       | -                    | -                    | 01720             | 2.25         |
| 4        | DMA2            | DTCM-RAM             | SRAM1 <sup>(1)</sup> | 81828             | 2.38         |
| 4        | DMA1_SPI3       | SRAM2                | SKAWI N              | 01020             |              |
| 5        | DMA2            | SDRAM                | SRAM1 <sup>(1)</sup> | 81674             | 2.19         |
| 5        | DMA1_SPI3       | SRAM2                | SKAWIN               | 01074             | 2.19         |
| 6        | DMA2            | SRAM1 <sup>(2)</sup> | DTCM-RAM             | 81410             | 1.86         |
| U        | DMA1_SPI3       | -                    | -                    | 01410             | 1.00         |

<sup>1.</sup> Memories with a concurrency on write access between CPU and DMA(s).

<sup>2.</sup> Memories with a concurrency on read access between CPU and DMA(s).

<sup>2.</sup> Memories with a concurrency on read access between CPU and DMA(s).

|          |           | IVE                      | VIA1        |                   |                    |
|----------|-----------|--------------------------|-------------|-------------------|--------------------|
| Scenario | Master    | Source                   | Destination | FFT cycles number | Degradation<br>(%) |
| 1        | DMA2      | -                        | -           | - 68206           | -                  |
|          | DMA1_SPI3 | -                        | -           |                   |                    |
| 2        | DMA2      | Flash-AXI <sup>(1)</sup> | SRAM1       | 68865             | 0.97               |
|          | DMA1_SPI3 | -                        | -           | 00000             | 0.97               |

Table 6. Configuration 3: execution from Flash-AXI / FFT CPU data storage in DTCM-RAM

### **Analysis**

- 1. If the CPU and one or more masters do not access the same memory, no contention is present. The same result is got from scenario 1 and 2 for configuration 1 and 2. Refer to the results given by:
  - Configuration 1/scenario 2 versus configuration 1/scenario 1.
  - Configuration 2/scenario 2 versus configuration 2/scenario 1.
- When the CPU and one DMA access the same memory, a contention occurs since there is an arbitration either on bus matrix for memories connected on the bus matrix including external memories (SRAM1, SRAM2, SDRAM, etc...) or on the CPU side (Tightly-Coupled Unit interface: TCU unit) where the concurrency is performed at DTCM-RAM level. So compare the results of the following scenarios:
  - Configuration 1/scenario 1 versus configuration 1/scenario 3.
  - Configuration 2/scenario 1 versus configuration 2/scenario 3.

As shown by the results, the concurrency of CPU and DMA2 on write on DTCM-RAM is about 2.5% of performance decrease.

SRAM1/SRAM2: CPU and DMA2 concurrency on write access is about 2.5% of performance decrease.

- 3. There is an increase of about 0.5 % of latency when additional master has a write access to the same memory as CPU. So, compare the results given by the following scenarios:
  - Configuration 1/scenario 3 versus configuration 1/scenario 4.
  - Configuration 2/scenario 3 versus configuration 1/scenario 4.
- 4. The contention effect on read on a given memory between CPU and a DMA is less than a contention effect on write access, so compare the results of:
  - Configuration 1/scenario 3 versus configuration 1/scenario 6.
  - Configuration 2/scenario 3 versus configuration 2/scenario 6.

As shown by the results, the concurrency of CPU and DMA2 on read access at DTCM-RAM level is between 1% and 2% of performance decrease.

SRAM1/SRAM2: CPU and DMA2 concurrency on read access: between 1.5% and 2.5% of performance decrease.

5. If the memory source is relatively slow, such as SDRAM, the concurrency effect decreases since there is some latency on this memory which provides a bandwidth for

<sup>1.</sup> Memories with a concurrency on read access between CPU and DMA(s).

Results and analysis AN4667

CPU access to this memory on the bus matrix. The user can compare the results given by:

- Configuration 1/scenario 4 versus configuration 1/scenario 5.
- Configuration 2/scenario 4 versus configuration 2/scenario 5.

In configuration 1, DTCM-RAM, in scenario 4 was replaced by SDRAM in scenario 5. The same case for configuration 2.

- 6. There is no significant contention when executing data from Flash-AXI or Flash-ITCM and at the same time perform a transfer from Flash memory to other memory. This due to the fact that the access of the DMA to the Flash memory is slow compared to the CPU access which uses the cache. The DMA access to the Flash memory is cadenced by the number of wait states configured in the Flash memory interface (in our case 6 wait states) while the instructions/data are loaded in the cache at the CPU side or in the ART in the case of the Flash-ITCM access. This configuration allows to cancel the latency effects. The user can see and compare the results of the following configurations:
  - Configuration 1/scenario 7 versus configuration 3/scenario 2.

With DMA1 since it can perform transfers between memory and peripheral, the impact of the concurrency on the memory between CPU and DMA1 depends on the speed of the peripheral. The faster the peripheral is, the more visible the impact of the concurrency is. For example if we replace SPI3 which has the maximum speed of 25 MHz by SPI4 having the maximum speed of 50 MHz, the latency will be more important since the data transfer bandwidth is important, but, at the same time the latency is still reasonable.

To summarize, there is a very low performance decrease about 3% due to the concurrency between CPU and DMA in all the scenarios for all different memories access on read or write (DTCM-RAM, SRAMx, external memory). The overall performance is not impacted by multi master concurrency thanks to the smart system architecture and bus matrix.



## 4 Software memory partitioning and tips

This section provides some tips on how to partition the code and the data in the STM32F7 memory to get the best compromise performance versus the code and the data sizes.

### 4.1 Software memory partitioning

As CPU has a direct access to TCM memories with 64-bit wide and 0-wait state access, the DTCM-RAM and ITCM-RAM locations are the best locations for respectively the read/write data and the instruction fetch.

So, ITCM-RAM (16 Kbytes) is reserved for a critical code with a deterministic execution such as interrupt handlers that cannot wait for cache misses and some critical control loops targeting motor control applications.

DTCM-RAM (64 Kbytes) is reserved for the data load/store regular access and for a critical real time and data such as stack and heap. In real time applications that use RTOS, generally, heap is massively used, so for example if 64 Kbytes of RAM is enough for the application, the DTCM-RAM scattering: 32 Kbytes for heap, 8 Kbytes for stack and 24 Kbytes for global variables, would be relatively reasonable. In foreground/background applications, heap is not almost used, the DTCM-RAM will be scattered between stack and global variables.

When the code size of the user application fits into the internal Flash memory, the latter would be the best execution region either:

- Through TCM (Flash-ITCM) by enabling the ART-accelerator or
- Through AXI/AHB by enabling the cache in order to reach 0-wait state at 216 MHz

Note that the execution from Flash-ITCM/data in DTCM-RAM and Flash-AXI/data in DTCM-RAM have the same CoreMark score which is 5 CoreMark/MHz.

SRAM1 (240 Kbytes) can be reserved for a graphic frame buffer in graphic applications using QVGA TFTs in 16-bit mode that need relatively a huge graphic data and performance of display achieved by LCD-TFT and DMA2D DMAs. This memory can be used also for the data load/store when no more space in DTCM-RAM is available, so in that case a region from SRAM1, with data cache enabled, can be reserved for global variables to leave more space for critical data. For example 48 Kbytes for heap and 16 Kbytes for stack in DTCM-RAM.

SRAM2 (16 Kbytes) can be reserved for peripherals such as Ethernet and USB to store data buffers, descriptors etc... This memory can also be used for global variables. When the application needs more memory and its code or/and data don't fit in the internal memories, the external memories can be used to expand the memory size without a loss of performance.

For example an external NOR Flash memory up to 250 Mbytes of size connected through FMC can contain the application instructions with the instruction cache enabled, while constants data are located in the internal Flash memory (by enabling ART or cache). This is the case where huge constants are used in the application and to avoid concurrency access of instructions and data on the same path (path 9 in *Figure 4*) on the bus matrix.

In case of a lack of internal RAMs, the data storage can be achieved on the external SRAM or SDRAM through the FMC interface and by enabling the data cache. These memories can



contain either frame buffers for graphic applications or for non-critical data and in the same time, more priority is given for very critical data to be fitted in DTCM-RAM.

the Quad-SPI Flash memory could be used either to store read-only data, that is, relatively huge image files, waves etc ..., or to keep at the same time almost the same level of performance as an internal Flash memory access by enabling the data cache.

The Quad-SPI Flash memory can be used also to contain the application in the memory mapped mode up to 256 Mbytes and at the same time to save several GPIOs in smallest STM32F7 packages, compared to parallel Flash memories that have to be connected to FMC interface. In that case, when the CPU accesses regularly to read-only data, the latter should be mapped in the internal Flash memory. If the application needs more size and more execution performance the user can load his application in the Quad-SPI (load region) and use an external SDRAM where the application will be copied and executed (execution region).

#### 4.2 **Tips**

In case where a DMA accesses to DTCM-RAM in the same time as the CPU, the application speed can decrease if the CPU does not have the highest priority access. This priority can be managed by software using the CM7 AHBSCR register in the critical code section that loads/stores data in DTCM-RAM.

When an external memory is used for an execution region, a care should be taken in case where this memory is mapped in a region having the default attribute Execute-Never (XN). In that case the user has to modify it into an executable region using the MPU, otherwise a hard fault will occur. This is the case of the SDRAM bank regions after reset. Refer to Table 1 for the default executable regions of ARM.

A care also should be taken when an external memory is used for data load or store and it's not mapped in a cacheable region, so either use remapping when it's possible to relocate it in a cacheable region which is the case for SDRAM banks (SWP\_FMC [1:0] = 01 in SYSCFG MEMRMP register) or use MPU to modify the memory type to Normal-type memory.

A care should be taken also when huge constants are loaded by the CPU in the application (which is the case of the FFT), the user should verify if they are located in the correct memory location and they are intended to be located other than in the internal Flash memory. In some cases, if the variables are unintentionally located in the internal Flash memory (TCM or AXI) and the ART accelerator or/and D-cache was not enabled, the application bangs all the Flash wait states and then the application slows down significantly.

When it's possible, try to separate data and code locations especially when their memory is connected to the AHB/AXI in order to avoid concurrent access on the bus matrix.

It's not recommended to enable the cache before calling the main function, i.e, before the scatter load phase, because a hard fault may occur.



AN4667 Conclusion

### 5 Conclusion

Nowadays, the applications are becoming more and more complex and need more microcontroller efficiency and performance. Thanks to the STM32F7 smart architecture, the device is a suitable platform for the Internet of Things (IoT) application and for the developers in need of a fast microcontroller easing the optimization when the new code constraints are raising the creativity with unlimited possibilities.

A better application responsiveness is obtained thanks to STM32F7 two independent mechanisms to reach 0-wait execution performance: ST's ART Accelerator<sup>™</sup> for an internal Flash memory and L1-cache (instruction and data caches) for an internal Flash memory and other memories. Thanks to the cache, the user will spend less time optimizing the code and the data size by adding external memory resources with no performance penalty. Even the DMA transfers are done at the same time as the CPU, the performance is still the same thanks to the STM32F7 system architecture.



Revision history AN4667

## 6 Revision history

**Table 7. Document revision history** 

| Date        | Revision | Changes                                                                                                                                            |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Jun-2015 | 1        | Initial release.                                                                                                                                   |
|             |          | Updated cover page. Updated Figure 2: Flash memory interfaces (pathes: 1, 2, 3, 4) and Figure 4: External memory interfaces (pathes: 9, 10).       |
| 18-Nov-2015 | 2        | Updated Section 1.6: DMAs description adding Figure 6: No memory concurrency between DMA and CPU and Figure 8: FFT example block diagram.          |
|             |          | Updated Section 2: Typical application adding<br>Section 2.3: Project configuration of the CPU memory<br>access with DMA activation demonstration. |
|             |          | Updated Section 3: Results and analysis adding Section 3.2: CPU memory access performance with DMA usage.                                          |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

