## [537] Beyond Physical Memory

Chapters 21-22 Tyler Harter 9/29/14

## Problem 1: PT Size

#### page directory

| PFN  | valid |
|------|-------|
| 0101 | 1     |
| 1111 | 1     |
| -    | O     |
| 0110 | 1     |

#### **PFN: 0101**

| PFN  | valid |
|------|-------|
| 0000 | 1     |
| 1010 | 1     |
| -    | O     |
| _    | 0     |

#### PFN: 0110

| PFN  | valid |  |
|------|-------|--|
| 1001 | 1     |  |
| -    | 0     |  |
| -    | 0     |  |
| _    | 0     |  |

#### **PFN:1111**

| PFN  | valid |  |
|------|-------|--|
| _    | 0     |  |
| -    | 0     |  |
| -    | 0     |  |
| 1011 | 1     |  |

#### Problem 2

(worksheet)

assume 12-bit virtual addrs



#### Virtual Memory





what's in code?



create

Virtual Memory



many large libraries, some of which are rarely/never used

How to avoid wasting physical pages to back rarely used virtual pages?



Phys Memory



#### Virtual Memory



#### Virtual Memory





#### Virtual Memory



access LibB

Phys Memory
LibC Prog

Liba LibB
Libc Prog
data
heap

stack
Process 1





copy (or move) to RAM

Phys Memory

LibC Prog

LibB

Liba LibB
LibC Prog
data
heap

stack

Process 1

#### Virtual Memory



called "swapping" or "paging" in

Phys Memory

LibC Prog

LibB

Liba Liba Liba Prog data heap

# How to know where a page lives?

| PFN | valid | prot |
|-----|-------|------|
| 10  | 1     | r-x  |
| -   | O     | -    |
| 23  | 1     | rw-  |
| -   | O     | -    |
| -   | 0     | -    |
| _   | 0     | _    |
| -   | O     | -    |
| -   | 0     | -    |
| -   | O     | -    |
| -   | 0     | -    |
| _   | 0     | _    |
| -   | O     | -    |
| 28  | 1     | rw-  |
| 4   | 1     | rw-  |

| PFN | valid | prot | present |
|-----|-------|------|---------|
| 10  | 1     | r-x  | 1       |
| -   | 0     | -    | -       |
| 23  | 1     | rw-  | O       |
| _   | 0     | -    | _       |
| -   | 0     | -    | _       |
| -   | 0     | -    | -       |
| -   | 0     | -    | -       |
| -   | 0     | -    | -       |
| -   | 0     | -    | _       |
| -   | 0     | -    | -       |
| -   | 0     | -    | _       |
| 28  | 1     | rw-  | 0       |
| 4   | 1     | rw-  | 1       |







## What if no RAM is left?









called "swapping" or "paging" out







## Why not leave page on disk?

#### Performance: RAM vs. Disk

How long does it take to access a 4-byte int?

RAM: 5ns to 40ns per int (depending on TLB hit)

Disk: 15ms per int

#### Performance: RAM vs. Disk

How long does it take to access a 4-byte int?

RAM: 5ns to 40ns per int (depending on TLB hit)

Disk: 15ms per int

- because of high <u>fixed costs</u>
- reading 4KB of ints: 15us per int
- reading many megabytes of ints: 30ns per int

#### Average Memory Access Time (AMAT)

 $Hit_{\%}$  = portion of accesses that go straight to RAM  $Miss_{\%}$  = portion of accesses that go to disk first  $T_m$  = time for memory access  $T_d$  = time for disk access

```
AMAT = (Hit% * T<sub>m</sub>) + (Miss% * T<sub>d</sub>)
```

#### Average Memory Access Time (AMAT)

Hit<sub>%</sub> = portion of accesses that go straight to RAM Miss<sub>%</sub> = portion of accesses that go to disk first T<sub>m</sub> = time for memory access
T<sub>d</sub> = time for disk access

$$AMAT = (Hit% * Tm) + (Miss% * Td)$$

Problem 3

## Who should do swapping? H/W or OS?

#### H/W



#### OS



#### OS



context switch to other process while swapping in

```
extract VPN from VA
check TLB for VPN
TLB hit:
   build PA from PFN and offset
   fetch PA from memory
TLB miss:
   fetch PTE
   if (!valid): exception [segfault]
   else if (!present): exception [page fault, or page miss]
   else: extract PFN, insert in TLB, retry
```

```
extract VPN from VA
check TLB for VPN

TLB hit:
build PA from PFN and offset
fetch PA from memory

TLB miss:
fetch PTE
if (!valid): exception [segfault]
else if (!present): exception [page fault, or page miss]
else: extract PFN, insert in TLB, retry
```

```
which steps are
   (cheap) extract VPN from VA
                                                       expensive?
   (cheap) check TLB for VPN
          TLB hit:
              build PA from PFN and offset
   (cheap)
              fetch PA from memory
(expensive)
          TLB miss:
              fetch PTE
(expensive)
              if (!valid): exception [segfault]
(expensive)
              else if (!present): exception [page fault, or page miss]
(expensive)
              else: extract PFN, insert in TLB, retry
   (cheap)
```

```
which steps are
   (cheap) extract VPN from VA
                                                       expensive?
   (cheap) check TLB for VPN
          TLB hit:
              build PA from PFN and offset
   (cheap)
              fetch PA from memory
(expensive)
          TLB miss:
              fetch PTE
(expensive)
              if (!valid): exception [segfault]
(expensive)
              else if (!present): exception [page fault, or page miss]
(expensive)
              else: extract PFN, insert in TLB, retry
   (cheap)
```

```
PFN = FindFreePage()
if (PFN == -1)
    PFN = EvictPage()
DiskRead(PTE.DiskAddr, PFN)
PTE.present = 1
PTE.PFN = PFN
retry instruction
```

```
PFN = FindFreePage()
if (PFN == -1)
    PFN = EvictPage()
DiskRead(PTE.DiskAddr, PFN)
PTE.present = 1
PTE.PFN = PFN
retry instruction
```

which steps are expensive?

```
which steps are
          PFN = FindFreePage()
  (cheap)
                                              expensive?
          if (PFN == -1)
  (cheap)
             PFN = EvictPage()
(depends)
          DiskRead(PTE.DiskAddr, PFN)
(expensive)
          PTE.present = 1
  (cheap)
          PTE.PFN = PFN
  (cheap)
          retry instruction
  (cheap)
```

```
PFN = FindFreePage()
  (cheap)
          if (PFN == -1)
  (cheap)
             PFN = EvictPage()
(depends)
                                              what to evict?
          DiskRead(PTE.DiskAddr, PFN)
                                              what to read?
(expensive)
                                                 (policy)
          PTE.present = 1
  (cheap)
          PTE.PFN = PFN
  (cheap)
          retry instruction
  (cheap)
```

# Caching Policy

Workload: series of loads/stores to virtual pages

Cache: chooses what to prefetch/evict

Metric: hit rate, AMAT

Cache "algebra", given 2 variables, find the 3rd:

$$f(W, C) = M$$

#### Cache

Upon access, we must load the desired page.

Do we **prefetch** other adjacent pages? (remember disks have high fixed costs)

Prefetching more means we will have to evict more.

What to **evict**?

## Workload: is prefetching good?



#### Cache

Upon access, we must load the desired page.

Do we **prefetch** other adjacent pages? (remember disks have high fixed costs)

Prefetching more means we will have to evict more.

What to **evict**?

#### Cache

Upon access, we must load the desired page.

Do we **prefetch** other adjacent pages? (remember disks have high fixed costs)

Prefetching more means we will have to evict more.

What to **evict**? [today's focus]

## Replacement Policy

Want to maximize hit rate?

Optimal strategy: evict pages to be accessed furthest in future

Example Workload: 1,2,3,4,1,2,3,4,3,2,1



| <u>Access</u> | Hit | State (after) |              |
|---------------|-----|---------------|--------------|
| 1             | no  | 1             |              |
| 2             | no  | 1,2           |              |
| 3             | no  | 1,2,3         |              |
| 4             | no  | ???           |              |
| 1             |     |               | assume       |
| 2             |     |               | cache size 3 |
| 3             |     |               |              |
| 4             |     |               |              |
| 3             |     |               |              |
| 2             |     |               |              |
| 1             |     |               |              |

| Access | Hit | State (after) |              |
|--------|-----|---------------|--------------|
| 1      | no  | 1             |              |
| 2      | no  | 1,2           |              |
| 3      | no  | 1,2,3         |              |
| 4      | no  | 1,2,4         |              |
| 1      |     |               | assume       |
| 2      |     |               | cache size 3 |
| 3      |     |               |              |
| 4      |     |               |              |
| 3      |     |               |              |
| 2      |     |               |              |
| 1      |     |               |              |

| <u>Access</u>                                                                   | Hit   | State (after) |                     |
|---------------------------------------------------------------------------------|-------|---------------|---------------------|
| 1                                                                               | no    | 1             |                     |
| 2                                                                               | no    | 1,2           |                     |
| 3                                                                               | no    | 1,2,3         |                     |
| 4                                                                               | no    | 1,2,4         |                     |
| <ul><li>1</li><li>2</li><li>3</li><li>4</li><li>3</li><li>2</li><li>1</li></ul> | Works | sheet         | assume cache size 3 |

| <u>Access</u> | Hit | State (after) |              |
|---------------|-----|---------------|--------------|
| 1             | no  | 1             |              |
| 2             | no  | 1,2           |              |
| 3             | no  | 1,2,3         |              |
| 4             | no  | 1,2,4         |              |
| 1             | yes | 1,2,4         | assume       |
| 2             | yes | 1,2,4         | cache size 3 |
| 3             | no  | 2,3,4         |              |
| 4             | yes | 2,3,4         |              |
| 3             | yes | 2,3,4         |              |
| 2             | yes | 2,3,4         |              |
| 1             | no  |               |              |

Worksheet: hit rate?

| Access | Hit | State (after) |              |
|--------|-----|---------------|--------------|
| 1      | no  | 1             |              |
| 2      | no  | 1,2           |              |
| 3      | no  | 1,2,3         |              |
| 4      | no  | 1,2,4         |              |
| 1      | yes | 1,2,4         | assume       |
| 2      | yes | 1,2,4         | cache size 3 |
| 3      | no  | 2,3,4         |              |
| 4      | yes | 2,3,4         |              |
| 3      | yes | 2,3,4         |              |
| 2      | yes | 2,3,4         |              |
| 1      | no  |               |              |

|                 | <u>Access</u> | Hit | State (after) |              |
|-----------------|---------------|-----|---------------|--------------|
|                 | 1             | no  | 1             |              |
| no fair!        | 2             | no  | 1,2           |              |
| compulsory miss | 3             | no  | 1,2,3         |              |
|                 | 4             | no  | 1,2,4         |              |
|                 | 1             | yes | 1,2,4         | assume       |
|                 | 2             | yes | 1,2,4         | cache size 3 |
|                 | 3             | no  | 2,3,4         |              |
|                 | 4             | yes | 2,3,4         |              |
|                 | 3             | yes | 2,3,4         |              |
|                 | 2             | yes | 2,3,4         |              |
|                 | 1             | no  |               |              |

| workshee                            | et:  |
|-------------------------------------|------|
|                                     |      |
| no fair! 2 no 1,2 hit rate mod      | dulo |
| compulsory miss 3 no 1,2,3 compulso | ry?  |
| no 1,2,4                            |      |
| 1 yes 1,2,4 assum                   | ie   |
| 2 yes 1,2,4 cache siz               | ze 3 |
| 3 no 2,3,4                          |      |
| 4 yes 2,3,4                         |      |
| 3 yes 2,3,4                         |      |
| 2 yes 2,3,4                         |      |
| 1 no                                |      |

#### FIFO

Items are evicted in the order they are inserted

Same example...

```
Hit
                 State (after)
<u>Access</u>
3
                                       assume
                                    cache size 3
3
4
3
```

| Access | Hit | State (after) |              |
|--------|-----|---------------|--------------|
| 1      | no  | 1             |              |
| 2      | no  | 1,2           |              |
| 3      | no  | 1,2,3         |              |
| 4      | no  | ???           |              |
| 1      |     |               | assume       |
| 2      |     |               | cache size 3 |
| 3      |     |               |              |
| 4      |     |               |              |
| 3      |     |               |              |
| 2      |     |               |              |
| 1      |     |               |              |

| <u>Access</u> | Hit   | State (after) |              |
|---------------|-------|---------------|--------------|
| 1             | no    | 1             |              |
| 2             | no    | 1,2           |              |
| 3             | no    | 1,2,3         |              |
| 4             | no    | 2,3,4         |              |
| 1             | Morle | choot         | assume       |
| 2             | VVOIK | sheet         | cache size 3 |
| 3             |       |               |              |
| 4<br>3        |       |               |              |
|               |       |               |              |
| 2             |       |               |              |
| 1             |       |               |              |

| <u>Access</u> | Hit | State (after) |              |
|---------------|-----|---------------|--------------|
| 1             | no  | 1             |              |
| 2             | no  | 1,2           |              |
| 3             | no  | 1,2,3         |              |
| 4             | no  | 2,3,4         |              |
| 1             | no  | 3,4,1         | assume       |
| 2             | no  | 4,1,2         | cache size 3 |
| 3             | no  | 1,2,3         |              |
| 4             | no  | 2,3,4         |              |
| 3             | yes | 2,3,4         |              |
| 2             | yes | 2,3,4         |              |
| 1             | no  | 3,4,1         |              |

#### Problem 6: more FIFO



(a) size 3

| / I \                                 |          | A |
|---------------------------------------|----------|---|
|                                       | $\Omega$ |   |
|                                       |          | 4 |
| $\mathcal{L} \mathcal{L} \mathcal{L}$ | SIZU     |   |
| \ /                                   |          |   |

| Access | Hit | State (after) | Access | Hit | State (after) |
|--------|-----|---------------|--------|-----|---------------|
| 1      | no  | 1             | 1      | no  | 1             |
| 2      | no  | 1,2           | 2      | no  | 1,2           |
| 3      | no  | 1,2,3         | 3      | no  | 1,2,3         |
| 4      | no  | 2,3,4         | 4      | no  | 1,2,3,4       |
| 1      | no  | 3,4,1         | 1      | yes | 1,2,3,4       |
| 2      | no  | 4,1,2         | 2      | yes | 1,2,3,4       |
| 5      | no  | 1,2,5         | 5      | no  | 2,3,4,5       |
| 1      | yes | 1,2,5         | 1      | no  | 3,4,5,1       |
| 2      | yes | 1,2,5         | 2      | no  | 4,5,1,2       |
| 3      | no  | 2,5,3         | 3      | no  | 5,1,2,3       |
| 4      | no  | 5,3,4         | 4      | no  | 1,2,3,4       |
| 5      | yes | 5,3,4         | 5      | no  | 2,3,4,5       |

(a) size 3

| / i \                     |      | A |
|---------------------------|------|---|
|                           | CIZO |   |
|                           | SIZE | 4 |
| $\mathcal{L} \mathcal{L}$ |      |   |
| \ /                       |      |   |

| Access | Hit | State (after) | Access | Hit | State (after) |
|--------|-----|---------------|--------|-----|---------------|
| 1      | no  | 1             | 1      | no  | 1             |
| 2      | no  | 1,2           | 2      | no  | 1,2           |
| 3      | no  | 1,2,3         | 3      | no  | 1,2,3         |
| 4      | no  | 2,3,4         | 4      | no  | 1,2,3,4       |
| 1      | no  | 3,4,1         | 1      | yes | 1,2,3,4       |
| 2      | no  | 4,1,2         | 2      | yes | 1,2,3,4       |
| 5      | no  | 1,2,5         | 5      | no  | 2,3,4,5       |
| 1      | yes | 1,2,5         | 1      | no  | 3,4,5,1       |
| 2      | yes | 1,2,5         | 2      | no  | 4,5,1,2       |
| 3      | no  | 2,5,3         | 3      | no  | 5,1,2,3       |
| 4      | no  | 5,3,4         | 4      | no  | 1,2,3,4       |
| 5      | yes | 5,3,4         | 5      | no  | 2,3,4,5       |

#### Belady's Anomaly

(a) size 3

(b) size 4

| Access | Hit | State (after) | Access | Hit | State (after) |
|--------|-----|---------------|--------|-----|---------------|
| 1      | no  | 1             | 1      | no  | 1             |
| 2      | no  | 1,2           | 2      | no  | 1,2           |
| 3      | no  | 1,2,3         | 3      | no  | 1,2,3         |
| 4      | no  | 2,3,4         | 4      | no  | 1,2,3,4       |
| 1      | no  | 3,4,1         | 1      | yes | 1,2,3,4       |
| 2      | no  | 4,1,2         | 2      | yes | 1,2,3,4       |
| 5      | no  | 1,2,5         | 5      | no  | 2,3,4,5       |
| 1      | yes | 1,2,5         | 1      | no  | 3,4,5,1       |
| 2      | yes | 1,2,5         | 2      | no  | 4,5,1,2       |
| 3      | no  | 2,5,3         | 3      | no  | 5,1,2,3       |
| 4      | no  | 5,3,4         | 4      | no  | 1,2,3,4       |
| 5      | yes | 5,3,4         | 5      | no  | 2,3,4,5       |

# LRU, MRU

LRU: evict least-recently used

- consider history

MRU: evict most-recently used

# LRU, MRU

Count hits for four combos:

Policy: LRU or MRU (both size 3)

```
Workloads:
```

```
1,2,3,4,3,4,3,4
AND
1,2,3,4,1,2,3,4
```

# LRU, MRU

Count hits for four combos:

Policy: LRU or MRU (both size 3)

Workloads:

1,2,3,4,3,4,3,4 AND 1,2,3,4,1,2,3,4 worksheet! (problem 7)

#### Discuss

Can Belady's anomaly happen with LRU?

#### Discuss

Can Belady's anomaly happen with LRU?

Stack property: smaller cache always subset of bigger

#### Discuss

Can Belady's anomaly happen with LRU?

Stack property: smaller cache always subset of bigger

Does optimal have stack property?

# LRU Hardware Support

What is needed?

### LRU Hardware Support

What is needed?

Timestamps. Why can't OS alone track this?

#### LRU Hardware Support

What is needed?

Timestamps. Why can't OS alone track this?

Cheap approximation: reference (or use) bits.

- set upon access, cleared by OS
- useful for clock algorithm







evict page 2 because it has not been recently used





page 0 is accessed











evict page 1 because it has not been recently used



#### Other factors

Assume page is both in RAM and on disk

Do we have to write to disk for eviction?

#### Other factors

Assume page is both in RAM and on disk

Do we have to write to disk for eviction?

- not if page is clean
- track with dirty bit

# Thrashing

A machine is **thrashing** when there is not enough RAM, and we constantly swap in/out pages

Solutions?

#### Thrashing

A machine is **thrashing** when there is not enough RAM, and we constantly swap in/out pages

#### Solutions?

- admission control (like scheduler project)
- buy more memory
- Linux out-of-memory killer!

#### Summary

#### Virtual memory abstraction:

- big address space
- possible to fill address space, even with small RAM!

#### Many policy decisions:

- what to prefetch
- what to evict
- how much to evict

#### Announcements

One easy piece done!

Shell due Friday.

Lab office hours now.