# NYCU-DCS-2024

# HW04

# Design: Single Cycle CPU

# **Data Preparation**

- 1. Extract files from TA's directory:
  - % tar xvf ~DCSTA01/HW04.tar
- 2. The extracted LAB directory contains:
  - a. 00 TESTBED
  - b. 01 RTL
  - c. 02 SYN
  - d. 03 GATE
  - e. 09\_SUBMIT

# **Design Description**

Central processing unit (CPU) plays a crucial role in a computer. It is the primary component responsible for executing the instructions of a computer program. This includes performing arithmetic and logic operations, managing control, and handling I/O tasks.

A 32-bits CPU with a data memory and an instruction memory is designed. Each instruction carries out different operations based on MIPS architecture. Finally, the result of your operations is stored in a certain memory address.

#### **Functional Description**

The CPU you designed needs to have at least seven functions: add, addi, beq, j, lw, slt, sw.

About MIPS architecture, please look up the MIPS reference sheet by yourselves:

- 1. https://inst.eecs.berkeley.edu/~cs61c/resources/MIPS Green Sheet.pdf
- 2. https://uweb.engr.arizona.edu/~ece369/Resources/spim/MIPSReference.pdf
- 3. https://www.kth.se/social/files/563c63c9f276547044e8695f/mips-ref-sheet.pdf

#### Input

The input signals for Verilog are as follows:

| Input Signal Bit Width Description | Input Signal B |
|------------------------------------|----------------|
|------------------------------------|----------------|

| clk         | 1  | Clock signal                                         |
|-------------|----|------------------------------------------------------|
| rst_n       | 1  | Asynchronous active-low reset                        |
| data_read   | 32 | The data which is read from the data memory          |
| instruction | 32 | The instruction which is read the instruction memory |

- 1. When the **data\_wen** is low, the **data\_read** is the data from the data memory based on the **data addr**.
- **2.** When the **inst\_addr** is given, the **instruction** is read from the instruction memory which is read only.

## Output

The output signals for Verilog are as follows:

| Input Signal | Bit Width | Description                                           |
|--------------|-----------|-------------------------------------------------------|
| data_wen     | 1         | Be high when the data is written into the data        |
|              |           | memory; be low when the data is read from the data    |
|              |           | memory.                                               |
| data_addr    | 32        | The address of data memory for writing or reading the |
|              |           | data                                                  |
| inst_addr    | 32        | The address of instruction memory for reading the     |
|              |           | instruction                                           |
| data_write   | 32        | The data which is written into the data memory        |

- 1. If the **data\_read** wants to read the specific data from a certain location in the data memory, the **data\_wen** must be low and the certain **data\_addr** is given.
- 2. If the **data\_write** wants to write the specific data into a certain location in the data memory, the **data\_wen** must be high and the certain **data\_addr** is given.
- 3. The **instruction** is read from the instruction memory based on the **inst** addr.

## **SPEC**

- 1. Verilog
  - i. Top module name: CPU (File name: CPU.v)
  - ii. It is **positive edge trigger** architecture.
  - iii. It is **asynchronous reset** and **active-low** architecture. If you use synchronous reset (considering reset after clock starting), you may fail to reset signals.
  - iv. The reset signal (**rst\_n**) would be given only once at the beginning of simulation.
  - v. The execution latency is limited in **10000 cycles**. The latency is the clock cycles between the rising edge of the **rst\_n** and the ending of the

- simulation.
- vi. The synthesis result of data type **cannot** include any **latches** (using ctrl+F to find the term of "Latch" or using the command ./08\_check in 02\_SYN/).
- vii. The clock time for single cycle CPU cannot be larger than 50 ns.
- viii. After synthesis, you can check CPU.area and CPU.timing. The timing report should be **non-negative (MET)**.
  - ix. After gate-level simulation, the file of vcs.log cannot include any timing violation.

#### **Block Diagram**



# Homework Upload

- 1. Please use the commands we provided to tar whole file under 09\_SUBMIT/ and to submit your homework before 23:59:00 on 6/23 (Sun.).
  - A. If homework isn't handed in after 23:59:00 on 6/23 (Sun.), the score is zero point.
  - B. Noticed that the time **is only based on** the demo result you submit with 09\_SUBMIT. It is not allowed that the homework handed in late, even if the time is 23:59:01 on 6/23 (Sun.).
- 2. Please check the homework file again after you upload it. If you upload the wrong file, you will **fail** this homework.

### **Grading Policy**

1. Verilog Function Validity: total 100%

- ◆ RTL, SYN and GATE: 100%
  - The score **is only based on** the demo result you submit with 09\_SUBMIT. Please ensure that you successfully upload the latest version.
  - Please check whether there is any wire/reg/submodule being named as "error", "fail", "pass", "congratulations", "latch". All letters used in the formats of uppercase or lowercase is prohibited. If there is, you will fail this homework.

#### **Command List**

- ❖ Verilog RTL simulation (01 RTL/):
  - ♦ ./01 run vcs rtl
- Synthesis (02 SYN/):
  - ♦ ./01 run dc shell
  - **♦** ./08 check
- Gate level simulation (03\_GATE/):
  - ♦ ./01 run vcs gate
- ❖ Submit your files (09 SUBMIT/):
  - ♦ ./00 tar XX
    - XX is the cycle time in this design. This value cannot be larger than
      50.
  - **♦** ./01\_submit
  - **♦** v
    - You must type 'y' when you ensure you are ready to hand in your homework.
  - **♦** ./02 check
- **❖** Waveform for debug:
  - ♦ nWave &
  - ♦ find \*.fsdb
  - shift+L for reloading the \*.fsdb file after you simulate your design again.

#### Sample Waveform



Figure 1. The waveform of single cycle CPU

#### Note

| 1. O | Only single cycle is allowed in this design.                                |
|------|-----------------------------------------------------------------------------|
|      | Methods to avoid latches: (1) Avoid multiple driven. (2) Ensure all if-else |
| st   | tatements and case with full case. (3) Avoid combinational loops.           |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |
|      |                                                                             |