# STM32G491RE: MoT Peripheral Integration Maintainer Document

Author: Andreas Tzitzikas

Version: 1.0

Release Date: 05/19/2025

#### Introduction

This document provides a comprehensive technical overview of the ENEE440S25 Project, centered around the STM32G491 microcontroller and its integration with the Micro on Tether (MoT) system. It is intended for engineers and developers who may be involved in the future maintenance, modification, or extension of this project.

The following sections detail the system architecture, hardware driver implementations, software design choices, build processes, and testing methodologies. Diagrams, flowcharts, and code structure explanations are included to facilitate a thorough understanding of the project's components and their interactions. The primary goal is to equip maintainers with the necessary knowledge to effectively service and evolve the system.

# **Table of Contents**

| Introduction                                  | 1    |
|-----------------------------------------------|------|
| Table of Contents                             | 2    |
| Device 3: General Purpose Input/Output (GPIO) |      |
| Introduction                                  |      |
| Hardware and Pin Configuration                |      |
| Core Functionalities and Implementation       | 4    |
| Initialization                                | 4    |
| Output Operation                              |      |
| Input Operation                               | 5    |
| EXTI (External Interrupt) Operation           | 6    |
| MoT System Integration                        | 6    |
| Register Level Details                        | 7    |
| Control Flow                                  | 7    |
| Device Data Storage                           | 8    |
| State Diagram                                 | 8    |
| Device 4: Digital-to-Annalog Converter (DAC)  | 9    |
| Introduction                                  | 9    |
| Hardware and Pin Configuration                | 9    |
| Core Functionalities and Implementation       | 9    |
| Initialization                                | 9    |
| Output Operation                              | 10   |
| EXTI (External Interrupt) Operation           | . 10 |
| MoT System Integration                        | . 11 |
| Register Level Details                        | . 11 |
| Control Flow                                  | . 11 |
| Device Data Storage                           | .12  |
| State Diagram                                 | . 12 |
| Device 5: Analog-to-Digital Converter (ADC)   | .14  |
| Introduction                                  | 14   |
| Hardware and Pin Configuration                | .14  |
| Core Functionalities and Implementation       | .14  |
| Initialization                                | . 15 |
| Input Operation                               | . 15 |
| EXTI (External Interrupt) Operation           | .16  |
| MoT System Integration                        | .16  |
| Register Level Details                        | . 17 |
| Control Flow                                  | . 17 |
| Device Data Storage                           | . 17 |
| State Diagram                                 | . 17 |
| Device 6: Timer (TIM2)                        |      |
| Introduction                                  |      |
| Hardware and Pin Configuration                | .19  |
|                                               |      |

| Core Functionalities and Implementation | 19 |
|-----------------------------------------|----|
| Initialization                          | 20 |
| Input Operation                         | 20 |
| Output Operation                        | 20 |
| MoT System Integration                  | 21 |
| EXTI (External Interrupt) Operation     | 22 |
| Register Level Details                  | 22 |
| Control Flow                            | 23 |
| Device Data Storage                     | 23 |
| State Diagram                           | 24 |
| Device 7: SPI Loopback Testing          | 25 |
| Introduction                            | 25 |
| Hardware and Pin Configuration          | 25 |
| Core Functionalities and Implementation | 25 |
| Initialization                          | 26 |
| Input Operation                         | 26 |
| Output Operation                        | 26 |
| MoT System Integration                  | 27 |
| Register Level Details                  | 27 |
| Control Flow                            | 27 |
| Device Data Storage                     | 28 |
| State Diagram                           | 28 |
| Device 8: W25QXX Flash Memory Storage   | 30 |
| Introduction                            | 30 |
| Hardware and Pin Configuration          | 30 |
| Core Functionalities and Implementation | 31 |
| Initialization                          | 31 |
| Initialization                          | 31 |
| Input Operation                         | 32 |
| Output Operation                        | 33 |
| MoT System Integration                  | 33 |
| Register Level Details                  | 34 |
| Control Flow                            | 34 |
| State Diagram                           | 35 |

# **Device 3: General Purpose Input/Output (GPIO)**

#### Introduction

Device 3 is responsible for managing General Purpose Input/Output (GPIO) operations within the STM32G491 Micro on Tether (MoT) system. Its primary focus is on controlling and monitoring the state of GPIO pin PA8. Device 3 offers a comprehensive suite of functionalities, including:

- Digital Output: Setting PA8 to high or low logic levels, either immediately or after a specified delay.
- **Repetitive Output:** Generating a square wave signal on PA8 with configurable cycle count, on-time, and off-time.
- Digital Input: Reading the current logic level of PA8, either immediately or after a delay.
- Monitored Input: Continuously monitoring PA8 for changes in its logic state and reporting these changes.
- External Interrupt (EXTI): Utilizing PA1 as an external interrupt trigger to initiate a read of PA8's state.

### **Hardware and Pin Configuration**

Device 3 commands call the appropriate PA8\_input\_init or PA8\_output\_init before performing an operation to ensure the pin is in the correct mode. The device3\_initialize command (Cmd 0x00) calls PA8\_init, which sets PA8 to output. However, the device3\_demo.txt notes that after initialization, PA8 is configured as input by default. This implies that either the default MoT task for Device 3 or the first input-related command reconfigures it using PA8\_input\_init.

- Primary GPIO Pin: PA8 (Port A, Pin 8) is the main pin for input and output operations.
- Auxiliary GPIO Pin (EXTI): PA1 (Port A, Pin 1) is used as an external interrupt input.
- **Clock Enablement:** The GPIOA peripheral clock is enabled via the RCC\_AHB2ENR register. For EXTI functionality, the SYSCFG clock is also enabled via RCC\_APB2ENR.
- Pin Initialization:
  - **PA8\_init:** This function performs a general initialization for PA8, configuring it as a general-purpose output, push-pull, with no pull-up or pull-down resistors.
  - PA8\_input\_init: Configures PA8 specifically for input mode, with no pull-up/pull-down.
  - PA8\_output\_init: Configures PA8 specifically for output mode, push-pull, with no pull-up/pull-down.
  - EXT1\_init: Configures PA1 as an input with a pull-down resistor for EXTI functionality.

# **Core Functionalities and Implementation**

Device 3's functionalities are dispatched via device3\_cmdHandler located in device3.S. This handler uses a jump table (device3\_cmds) to execute specific command routines.

#### **Initialization**

Command: 0x00File: device3.S

- Action: Calls PA8\_init to initialize PA8 (as output). Posts an initialization message: device3 has been initialized.
- Registers: Modifies GPIOA\_MODER, OTYPER, OSPEEDR, OPUPDR via PA8\_init.
   Enables GPIOA clock via RCC\_AHB2ENR.

# **Output Operation**

These functions call PA8\_output\_init before manipulating the pin state.

- Set PA8 Output Low (Immediate)
  - Command: 0x01 (device\_set\_low)
  - File: device3.S
  - Action: Calls PA8\_output\_init, then PA8\_to\_low (writes to GPIOA\_BSRR to clear PA8). Posts Input is LOW (Note: message might be intended as Output is LOW).
- Set PA8 Output High (Immediate)
  - Command: 0x02 (device\_set\_high)
  - File: device3.S
  - Action: Calls PA8\_output\_init, then PA8\_to\_high (writes to GPIOA\_BSRR to set PA8). Posts Input is HIGH (Note: message might be intended as Output is HIGH).
- Set PA8 Output State with Delay
  - Command: 0x03 (device3\_scheduled\_output)
  - File: device3.S
  - Action: Calls PA8\_output\_init. Retrieves a 16-bit delay and a 16-bit state (0 for LOW, non-0 for HIGH) from the command payload using arg\_retrieve\_half.
     Calls delay (from Utils.S). Then calls PA8\_to\_high or PA8\_to\_low. Posts device3 scheduled a task on.
- Set PA8 Repetitive Output (Square Wave)
  - Command: 0x04 (device3\_\_repetitive)
  - File: device3.S
  - Action: Calls PA8\_output\_init. Retrieves a 16-bit cycle count, 16-bit T\_ON, and 16-bit T\_OFF from payload using arg\_retrieve\_half. Stores T\_ON/T\_OFF in device-specific variables device3\_T\_ON and device3\_T\_OFF. Loops for the specified number of cycles, calling delay with T\_OFF, PA8\_to\_high, delay with T\_ON, and PA8\_to\_low. Posts device3 repetitive mode is on.

### Input Operation

These functions call PA8\_input\_init before reading the pin state.

- Read Immediate Input from PA8
  - Command: 0x05 (device3\_input\_read)
  - File: device3.S, GPIO\_input.S
  - Action: Calls PA8\_input\_init, then PA8\_read. PA8\_read reads GPIOA\_IDR and isolates the bit for PA8. Posts Input is HIGH or Input is LOW based on the state.
- Read Scheduled Input from PA8 (Immediate)
  - Command: 0x06 (device scheduled read)
  - File: device3.S, GPIO\_input.S, Utils.S

 Action: Calls PA8\_input\_init. Retrieves a 16-bit delay from payload using arg\_retrieve\_half. Posts Waiting on PA8. Calls delay. Calls PA8\_read. Posts Input is HIGH or Input is LOW.

#### Start Monitoring Input on PA8

- Command: 0x07 (device3\_monitored)
- File: device3.S, GPIO\_input.S
- Action: Calls PA8\_input\_init. Reads the initial state of PA8 using PA8\_read and stores it in the device-specific variable device3\_PREVIOUS. Schedules the monitor\_task using MoT\_taskUpdate. Posts Monitor on PA8.
- monitor\_task: This MoT task periodically executes. It calls delay (100 units), then PA8\_input\_init and PA8\_read to get the current state. It compares the current state with device3\_PREVIOUS. If a change is detected, it posts Change on PA8 followed by the new state (Input is HIGH or Input is LOW) and updates device3\_PREVIOUS. The task then reschedules itself to continue monitoring.

#### Read and Stop Monitor on PA8

- Command: 0x09 (device3\_stop\_monitor)
- File: device3.S
- Action: Updates the current task for Device 3 to device3\_skiptask using MoT\_taskUpdate, effectively stopping the monitor\_task. Posts Monitor Has Stopped. The demo output suggests this command also reports any changes detected \*during\* the last monitoring cycle before stopping, implying the monitor\_task might post its final findings before being fully replaced.

### **EXTI (External Interrupt) Operation**

- Initialize EXTI on PA1 for Device 3
  - o Command: 0x08
  - File: device3.S, EXTI1.S
  - Action: Calls PA8\_input\_init (to ensure PA8 can be read). Sets a global variable trigger\_state to 8, which the EXTI1\_IRQHandler uses to identify that Device 3 is the context for this EXTI event. Calls EXTI1\_init to configure PA1 as an EXTI line with a rising edge trigger and enable its NVIC interrupt. Posts Trigger on PA1.

#### Read EXTI Trigger Results for PA8

- Command: 0x0A
- o File: device3.S
- Action: Posts the message Result from Trigger. This command doesn't actively
  fetch new data but serves as an acknowledgment or a way for the user/PC
  script to confirm that trigger events (and their corresponding PA8 state reports
  via the IRQ) have occurred. The actual results are posted asynchronously by
  the EXTI1\_IRQHandler through calls to device3\_input\_read.

### **MoT System Integration**

- Command Handling: device3\_cmdHandler in device3.S is the entry point for all Device 3 commands. It uses a Table Branch Byte (tbb) instruction with the device3 cmds jump table for efficient dispatch.
- Device Core: The MoT\_core\_m device3, device3\_cmdHandler, device3\_skiptask
  macro instantiation in device3.S defines the core MoT structure for this device, linking
  its command handler and default task (device3\_skiptask).
- Task Managerment

- device3\_skiptask: A minimal task that does nothing but pass control to the next device in the MoT task list. This is the default active task.
- monitor\_task: A periodic task scheduled by command 0x07 to monitor PA8. It uses MoT\_taskUpdate to reschedule itself.
- Command 0x09 (device3\_stop\_monitor) uses MoT\_taskUpdate to switch the active task back to device3\_skiptask.
- Messaging: Device 3 uses MoT\_msgPost to send status and data messages to the consoleMsgs queue. Message link structures (e.g., device3\_initmsg, device3 input highmsg) are defined in the .data section of device3.S.

### **Register Level Details**

- RCC (Reset and Clock Control):
  - RCC AHB2ENR: To enable the clock for GPIOA.
  - RCC\_APB2ENR: To enable the clock for SYSCFG (for EXTI).

#### • GPIOA (General Purpose I/O Port A):

- GPIOA\_MODER: Configures pin PA8 and PA1 mode (Input, Output, Analog, Alternate Function).
- GPIOA\_OTYPER: Configures PA8 output type (Push-pull).
- GPIOA\_OSPEEDR: Configures PA8 output speed.
- GPIOA\_PUPDR: Configures PA8 and PA1 pull-up/pull-down resistors.
- GPIOA\_IDR: Reads the input state of PA8.
- GPIOA\_BSRR: Atomically sets or resets PA8 output state.

#### SYSCFG (System Configuration Controller):

SYSCFG\_EXTICR1: Selects the source input (PA1) for EXTI Line 1.

#### • EXTI (External Interrupt/Event Controller):

- EXTI\_IMR1: Interrupt Mask Register for Line 1 (unmask to enable).
- EXTI RTSR1: Rising Trigger Selection Register for Line 1 (enable rising edge).
- EXTI\_PR1: Pending Register for Line 1 (to clear pending interrupt flags).

#### NVIC (Nested Vectored Interrupt Controller):

- NVIC\_ISER0: Interrupt Set-Enable Register to enable EXTI1\_IRQn.
- NVIC\_IPRx: Interrupt Priority Register (implicitly configured, priority not explicitly detailed in assembly but set by EXTI1\_init).

# **Control Flow**

#### Command Execution:

- A MoT command string is received by the system.
- The MoT core dispatches to device3\_cmdHandler based on Device ID 0x03.
- device3\_cmdHandler uses the command code (second byte of the command) to jump to the specific command implementation function (e.g., device3\_set\_low, device3\_monitored).
- The command function executes, interacting with GPIO/EXTI registers directly or via helper functions in GPIO\_\*.S and EXTI1.S.
- Utility functions from Utils.S (e.g., delay, arg\_retrieve\_half) are used for timing and argument parsing.
- Status messages are posted to consoleMsgs via MoT\_msgPost.

#### Monitored Input Task Flow:

- o device3\_monitored command schedules monitor\_task.
- monitor\_task runs periodically as part of the MoT task list.

 Inside monitor\_task: reads PA8, compares to previous state, posts messages on change, and calls MoT\_taskUpdate to reschedule itself.

#### • EXTI Flow:

- device3\_trig command configures PA1 as EXTI1 source and enables the interrupt.
- A rising edge on PA1 triggers the EXTI1\_IRQHandler.
- EXTI1\_IRQHandler identifies Device 3 as the context (via trigger\_state == 8).
- It then calls device3\_input\_read, which reads PA8 and posts its state to the console.

#### **Device Data Storage**

Device 3 utilizes device-specific storage allocated by the MoT framework for the following variables:

- **device3\_T\_OFF** and **device3\_T\_ON:** Store the off-time and on-time durations for the repetitive output command (Cmd 0x04). Accessed via rDEVP + offset.
- **device3\_PREVIOUS:** Stores the previous state of PA8 for the input monitoring function (Cmd 0x07 and monitor\_task). Accessed via rDEVP + offset.

# **State Diagram**



# **Device 4: Digital-to-Annalog Converter (DAC)**

#### Introduction

Device 4 provides an interface to the STM32G491's Digital-to-Analog Converter (DAC), specifically utilizing DAC1 Channel 2, which outputs on GPIO pin PA5. This device allows for the generation of analog voltage levels based on digital input values. Key functionalities include:

- Initialization: Setting up the DAC peripheral and the associated GPIO pin (PA5).
- **Set Constant Output:** Configuring the DAC to output a specific, constant analog voltage. The input is a 12-bit digital value (0x000 to 0xFFF).
- Periodic Signal Generation: Producing a periodic waveform by alternating between two voltage levels (VA and VB) with specified time durations (T1 for VA, T2 for VB).
   This is achieved using SysTick for timing and repeatedly calling the DAC output function.
- **EXTI Triggered Output:** Configuring an external interrupt on PA1 to trigger the DAC to output a pre-defined voltage level.

### Hardware and Pin Configuration

- Primary DAC Output Pin: PA5 (Port A, Pin 5), connected to DAC1\_OUT2.
- Auxiliary GPIO Pin (EXTI): PA1 (Port A, Pin 1) is used as an external interrupt input.
- Clock Enablement:
  - GPIOA clock is enabled via RCC\_AHB2ENR for PA5 and PA1.
  - DAC1 clock is enabled via RCC AHB2ENR.
  - SYSCFG clock is enabled via RCC\_APB2ENR for EXTI functionality.
- Pin Initialization:
  - PA5 is configured to Analog mode (GPIOA\_MODER).
  - PA5 pull-up/pull-down is disabled (GPIOA PUPDR).
- DAC Initialization:
  - DAC1 peripheral is reset and then enabled.
  - o DAC1 Channel 2 is enabled (DAC CR EN2).
  - Software trigger for Channel 2 is enabled (DAC CR TEN2).
  - Output buffer for Channel 2 is enabled (default, DAC\_MCR\_MODE2 = 000).

### **Core Functionalities and Implementation**

Device 4 commands are dispatched by device4 cmdHandler in device4.S.

#### Initialization

- **Command:** 0x00
- File: device4.S
- Action: Calls DAC\_init to configure PA5 and DAC1 Channel 2. Posts device4 has been initialized
- Registers: Modifies RCC\_AHB2ENR, GPIOA\_MODER, GPIOA\_PUPDR, DAC\_CR, DAC\_MCR.

# **Output Operation**

- Set DAC Output (Constant Voltage)
  - Command: 0x01 (device4\_set\_output)
  - o File: device4.S, Utils.S
  - Action: Retrieves a 12-bit value from the command payload using arg\_retrieve\_half (and swap\_low2bytes\_r1). Writes this value to DAC\_DHR12R2 (DAC1 Channel 2 12-bit Right-aligned Data Holding Register). Triggers a software conversion using DAC\_SWTRIGR\_SWTRIG2. Posts device4 set to constant voltage.
  - Registers: DAC\_DHR12R2, DAC\_SWTRIGR.
- Start Periodic Signal
  - Command: 0x02 (device4\_periodic\_signal)
  - File: device4.S, Utils.S
  - Action:
    - 1. Retrieves VA (12-bit), T1 (16-bit), VB (12-bit), T2 (16-bit) from payload using arg\_retrieve\_half and swap\_low2bytes\_r1.
    - 2. Stores these values in device-specific variables: device4\_VA, device4\_T1, device4\_VB, device4\_T2.
    - 3. Schedules the periodic\_task\_VA using MoT\_taskUpdate to start the waveform.
    - 4. Posts Voltage transitioned (or a similar message indicating the start of the periodic signal).
  - periodic\_task\_VA (device4.S):
    - 1. Outputs device4\_VA to DAC1\_CH2.
    - 2. Calls delay with device4\_T1.
    - 3. Updates the task to periodic\_task\_VB using MoT\_taskUpdate.
    - 4. Passes control to the next MoT task.
  - periodic\_task\_VB (device4.S):
    - Outputs device4\_VB to DAC1\_CH2.
    - 2. Calls delay with device4\_T2.
    - 3. Updates the task back to periodic task VA using MoT taskUpdate.
    - 4. Passes control to the next MoT task.
  - Registers: DAC\_DHR12R2, DAC\_SWTRIGR. MoT task registers.
- Stop Periodic Signal
  - Command: 0x03 (device4\_stop\_periodic)
  - File: device4.S
  - Action: Updates the current task for Device 4 to device4\_skiptask using MoT\_taskUpdate, stopping the periodic waveform generation. Posts device4 has stopped outputing a periodic signal.
  - Registers: MoT task registers.

# **EXTI (External Interrupt) Operation**

- Initialize EXTI on PA1 for Device 4
  - Command: 0x04 (device4 exti init)
  - File: device4.S, EXTI1.S, Utils.S
  - Action:
    - 1. Retrieves a 12-bit voltage value (V\_trig) from the payload using arg\_retrieve\_half. This value is stored in device4\_TRIG\_VAL (defined in EXTI1.S but used by Device 4 context).

- 2. Sets the global trigger\_state variable to 1 (indicating Device 4 context for EXTI).
- 3. Calls EXTI1\_init to configure PA1 for rising edge interrupt.
- 4. Posts device4 Trigger Enabled on PA1.
- EXTI1\_IRQHandler (EXTI1.S):\
  - 1. Clears EXTI1 pending flag.
  - 2. If trigger state is 1, branches to device4 EXTI1 IRQHandler.
- device4 EXTI1 IRQHandler (EXTI1.S):
  - 1. Reads the pre-stored device4 TRIG VAL.
  - 2. Calls DAC1\_CH2\_output (from device4.S) to output this voltage.
- Registers: SYSCFG\_EXTICR1, EXTI\_IMR1, EXTI\_RTSR1, EXTI\_PR1, NVIC\_ISER0. DAC\_DHR12R2, DAC\_SWTRIGR (via DAC1\_CH2\_output).

### **MoT System Integration**

- **Command Handling:** device4\_cmdHandler in device4.S uses a jump table (device4\_cmds) for command dispatch.
- **Device Core:** MoT\_core\_m device4, device4\_cmdHandler, device4\_skiptask defines the Device 4 core.
- Task Managerment
  - o device4\_skiptask: Default idle task.
  - periodic\_task\_VA, periodic\_task\_VB: Scheduled by command 0x02 and reschedule each other to generate the periodic signal.
  - Command 0x03 switches the task to device4\_skiptask to stop the periodic signal.
- Messaging: Uses MoT\_msgPost with messages defined in device4.S (e.g., device4\_initmsg, device4\_set\_const\_msg).

### **Register Level Details**

- RCC (Reset and Clock Control): RCC\_AHB2ENR (GPIOA, DAC1), RCC\_APB2ENR (SYSCFG).
- GPIOA (General Purpose I/O Port A): GPIOA\_MODER (PA5 to Analog, PA1 to Input), GPIOA PUPDR (PA5 no pull, PA1 pull-down).
- DAC1:
  - DAC\_CR: Control Register (EN2 for Channel 2 enable, TEN2 for trigger enable).
  - DAC\_MCR: Mode Control Register (MODE2 for buffer enable/disable).
  - DAC DHR12R2: Channel 2 12-bit Right Aligned Data Holding Register.
  - DAC\_SWTRIGR: Software Trigger Register (SWTRIG2 to trigger conversion).
- SYSCFG, EXTI, NVIC: (As detailed in Device 3, Section 3.4, for EXTI1 on PA1).

#### **Control Flow**

- Command Execution: Command -> device4\_set\_output -> arg\_retrieve\_half -> DAC1\_CH2\_output (writes to DAC\_DHR12R2, then DAC\_SWTRIGR).
- Periodic Signal:
  - Command 0x02 -> device4\_periodic\_signal -> stores VA, T1, VB, T2 -> MoT\_taskUpdate schedules periodic\_task\_VA.
  - periodic\_task\_VA runs -> DAC1\_CH2\_output(VA) -> delay(T1) -> MoT\_taskUpdate schedules periodic\_task\_VB.

- 3. periodic\_task\_VB runs -> DAC1\_CH2\_output(VB) -> delay(T2) -> MoT\_taskUpdate schedules periodic\_task\_VA.
- 4. Loop continues until device4\_stop\_periodic (Cmd 0x03) schedules device4\_skiptask.

#### • EXTI Triggered Output:

- 1. Command 0x04 -> device4\_exti\_init -> stores V\_trig in device4\_TRIG\_VAL, sets trigger\_state=1 -> EXTI1\_init.
- 2. PA1 Rising Edge -> EXTI1\_IRQHandler -> checks trigger\_state, branches to device4 EXTI1 IRQHandler.
- device4\_EXTI1\_IRQHandler -> reads device4\_TRIG\_VAL -> DAC1\_CH2\_output.

# **Device Data Storage**

- device4\_VA, device4\_T1, device4\_VB, device4\_T2: Store parameters for periodic signal generation. Accessed via rDEVP + offset.
- device4\_TRIG\_VAL (in EXTI1.S): Stores the voltage value for EXTI-triggered DAC output.

# **State Diagram**



# **Device 5: Analog-to-Digital Converter (ADC)**

#### Introduction

Device 5 interfaces with the STM32G491's Analog-to-Digital Converter (ADC1), primarily reading analog voltage from pin PA0. It supports:

- Initialization: Configuring the ADC peripheral (ADC1) and the analog input pin (PA0).
- **Immediate Read:** Performing a single ADC conversion on PA0 and reporting the 12-bit digital result.
- Threshold Monitoring: Continuously monitoring the ADC value on PA0 against user-defined upper (H) and lower (L) thresholds. It reports when the value crosses these thresholds (ABOVE LIMIT, BELOW LIMIT).
- **EXTI Triggered Read:** Using an external interrupt on PA1 to trigger an ADC conversion on PA0 and report the result.

# **Hardware and Pin Configuration**

- Primary Analog Input Pin: PA0 (Port A, Pin 0), connected to ADC1\_IN1.
- Auxiliary GPIO Pin (EXTI): PA1 (Port A, Pin 1) is used as an external interrupt input.
- Clock Enablement:
  - o GPIOA clock via RCC AHB2ENR.
  - ADC12 clock via RCC\_AHB2ENR (ADCEN).
  - o ADC clock source selection via RCC CCIPR (ADC12SEL).
  - SYSCFG clock via RCC\_APB2ENR for EXTI.

#### • Pin Initialization:

- initPA0 (device5.S): Configures PA0 to Analog mode (GPIOA\_MODER) and no pull-up/pull-down (GPIOA\_PUPDR).
- EXTI1\_init (EXTI1.S): Configures PA1 as input with pull-down for EXTI.

#### ADC Initialization:

- 1. Calls initPA0.
- 2. Enables ADC12 clock (RCC\_AHB2ENR\_ADCEN).
- 3. Selects ADC clock source (e.g., PLL via RCC\_CCIPR\_ADC12SEL).
- 4. Exits deep power-down mode (ADC CR DEEPPWD = 0).
- 5. Enables ADC voltage regulator (ADC\_CR\_ADVREGEN = 1) and waits for stabilization.
- 6. Performs ADC calibration (ADC\_CR\_ADCAL = 1) and waits for completion.
- 7. Enables the ADC (ADC\_CR\_ADEN = 1) and waits for it to be ready (ADC\_ISR\_ADRDY).
- 8. Configures ADC Channel 1 (PA0) as the first in the regular sequence (ADC SQR1).
- 9. Sets sample time for Channel 1 (ADC\_SMPR1).

#### **Core Functionalities and Implementation**

Commands are dispatched by device5\_cmdHandler in device5.S.

#### **Initialization**

- **Command:** 0x00 (device5\_initialize)
- File: device5.S
- Action:
  - 1. Calls report function.
  - 2. report function:
    - Starts ADC conversion (ADC\_CR\_ADSTART = 1).
    - Waits for End of Conversion (ADC\_ISR\_EOC).
    - Reads 12-bit data from ADC DR.
    - Calls pull\_up\_down which seems to map the 12-bit ADC range to 0 or 4095 based on a threshold (around 2040).
    - Calls insert\_hex\_into\_stopmsg to format the (potentially modified by pull\_up\_down) ADC value into the Output Vx from ADC 0xNNN message string.
  - 3. Posts the formatted message.
- Registers: ADC\_CR, ADC\_ISR, ADC\_DR.

# **Input Operation**

- Report ADC Value (Immediate Read)
  - Command: 0x01 (report\_ADC\_amp)
  - File: device5.S
  - Action:
    - 1. Calls report function.
    - 2. report function:
      - a. Starts ADC conversion (ADC\_CR\_ADSTART = 1).
      - b. Waits for End of Conversion (ADC\_ISR\_EOC).
      - c. Reads 12-bit data from ADC\_DR.
      - d. Calls pull\_up\_down which seems to map the 12-bit ADC range to 0 or 4095 based on a threshold (around 2040).
    - Calls insert\_hex\_into\_stopmsg to format the (potentially modified by pull\_up\_down) ADC value into the Output Vx from ADC 0xNNN message string.
    - 4. Posts the formatted message.
  - Registers: ADC\_CR, ADC\_ISR, ADC\_DR.
- Report if ADC Value is Above/Below Thresholds (Start Monitoring)
  - Command: 0x02 (device5\_checklimits)
  - o File: device5.S, Utils.S
  - Action:
    - 1. Retrieves V\_low (16-bit) and V\_high (16-bit) from payload using arg\_retrieve\_half and swap\_low2bytes\_r1.
    - 2. Stores these in device-specific variables device5\_BELOW (V\_low) and device5\_ABOVE (V\_high).
    - 3. Schedules device5\_EQUALtask using MoT\_taskUpdate.
    - 4. Posts ADC Range Monitor is On.
  - device5\_EQUALtask (device5.S):
    - 1. Calls report to get current ADC value (r0).
    - 2. Compares r0 with device5\_ABOVE. If r0 > device5\_ABOVE, posts ABOVE LIMIT and schedules device5\_ABOVEtask.

- 3. Else, compares r0 with device5\_BELOW. If r0 < device5\_BELOW, posts BELOW LIMIT and schedules device5\_BELOWtask.
- 4. Else (value is within limits), reschedules device5\_EQUALtask.

#### device5\_ABOVEtask (device5.S):

- Calls report.
- If ADC value <= device5\_ABOVE:</li>
  - a. If ADC value < device5\_BELOW, posts BELOW LIMIT, schedules device5\_BELOWtask.
  - b. Else (back in range), schedules device5\_EQUALtask.
- 3. Else (still above), reschedules device5\_ABOVEtask.

#### device5\_BELOWtask (device5.S):

- 1. Calls report.
- 2. If ADC value >= device5\_BELOW:
  - a. If ADC value > device5\_ABOVE, posts ABOVE LIMIT, schedules device5\_ABOVEtask.
  - b. Else (back in range), schedules device5\_EQUALtask.
- 3. Else (still below), reschedules device5\_BELOWtask.
- Registers: DAC\_DHR12R2, DAC\_SWTRIGR. MoT task registers.
- Stop Monitor Task / Clear Status
  - Command: 0x03 (device5\_stop\_monitor)
  - File: device5.S
  - Action: Schedules device5\_skiptask using MoT\_taskUpdate. Posts Monitor Has Stopped. The demo output shows multiple Output Vx from ADC... messages before Monitor Has Stopped. This implies that when the monitor is stopped, it might report the current ADC value several times, or the test script is sending multiple read commands after stopping the monitor. The device5\_stop\_monitor function itself doesn't appear to actively report values.

### **EXTI (External Interrupt) Operation**

- Initialize EXTI on PA1 for Device 5
  - Command: 0x04 (device5\_trig)
  - File: device5.S, EXTI1.S
  - Action:
    - 1. Sets global trigger\_state to 2 (Device 5 context for EXTI).
    - 2. Calls EXTI1\_init to configure PA1 for rising edge interrupt.
    - 3. Posts device5 Trigger Enabled on PA1.
  - EXTI1 IRQHandler (EXTI1.S):
    - 1. Clears EXTI1 pending flag.
    - 2. If trigger\_state is 2, branches to device5\_EXTI1\_IRQHandler.
  - o device5\_EXTI1\_IRQHandler (EXTI1.S): Calls report\_triggered.
  - report\_triggered (EXTI1.S): This function simply calls report\_ADC\_amp from device5.S. So, on a PA1 trigger, an ADC conversion on PA0 is performed, and the result is reported to the console.

### **MoT System Integration**

- Command Handling: device5\_cmdHandler in device5.S uses a jump table.
- **Device Core:** MoT\_core\_m device5, device5\_cmdHandler, device5\_skiptask.
- Task Managerment
  - device5\_skiptask: Default idle task.

- device5\_EQUALtask, device5\_ABOVEtask, device5\_BELOWtask: Mutually schedule each other for threshold monitoring.
- Messaging: Uses MoT\_msgPost with messages defined in device5.S. The insert\_hex\_into\_stopmsg function formats the ADC value into the device5\_voltage\_reporttxt string before posting.

### **Register Level Details**

- RCC (Reset and Clock Control): RCC\_AHB2ENR (GPIOA, ADC12), RCC\_CCIPR (ADC12 clock source), RCC\_APB2ENR (SYSCFG).
- GPIOA (General Purpose I/O Port A): GPIOA\_MODER (PA0 to Analog, PA1 to Input), GPIOA\_PUPDR (PA0 no pull, PA1 pull-down).
- ADC1:
  - ADC\_CR: Control (DEEPPWD, ADVREGEN, ADCAL, ADEN, ADSTART).
  - ADC\_ISR: Status (ADRDY, EOC).
  - o ADC\_DR: Data Register.
  - ADC\_SQR1: Regular Sequence Register 1 (channel selection).
  - ADC\_SMPR1: Sample Time Register 1.
- SYSCFG, EXTI, NVIC: (As detailed in Device 3, Section 3.4, for EXTI1 on PA1).

#### **Control Flow**

- Immediate Read: Cmd 0x01 -> report\_ADC\_amp -> report (starts conversion, waits, reads ADC\_DR, calls pull\_up\_down) -> insert\_hex\_into\_stopmsg -> MoT\_msgPost.
- Threshold Monitoring:
  - Cmd 0x02 -> device5\_checklimits -> stores thresholds -> schedules device5\_EQUALtask.
  - 2. device5\_EQUALtask (or \_ABOVEtask, \_BELOWtask) runs -> report -> compares with stored thresholds -> posts message if crossed -> schedules appropriate next monitoring task.
- EXTI Triggered Read:
  - 1. Cmd 0x04 -> device5\_trig -> sets trigger\_state=2 -> EXTI1\_init.
  - 2. PA1 Rising Edge -> EXTI1\_IRQHandler -> checks trigger\_state, branches to device5 EXTI1 IRQHandler.
  - device5\_EXTI1\_IRQHandler -> report\_triggered -> report\_ADC\_amp (which reads ADC and posts).

#### **Device Data Storage**

- device5\_BELOW (aliased device5\_cyclecount): Stores the lower ADC threshold.
- device5\_ABOVE (aliased device5\_reload): Stores the upper ADC threshold.
   Accessed via rDEVP + offset.

#### **State Diagram**



# **Device 6: Timer (TIM2)**

#### Introduction

Device 6 provides an interface to the STM32G491's Timer 2 (TIM2) peripheral, outputting signals on GPIO pin PA5 (TIM2\_CH1). This device allows for various timer-based signal generation modes:

- Initialization: Setting up TIM2, PA5 for alternate function, and related clocks.
- Pulse Width Modulation (PWM): Generating a PWM signal with configurable period (ARR) and duty cycle (CCR1).
- Pulse Frequency Modulation (PFM): Generating a signal with a fixed 50% duty cycle at a target frequency. (Note: The implementation seems to use PWM mode with calculated ARR for the target frequency and a fixed 50% duty cycle).
- **Simple Pulse (SP):** Generating a single pulse of a specified width. This is implemented using TIM2's One-Pulse Mode (OPM).
- Pulse Width (PW / OPM): Generating a single pulse with a specified initial delay and a specified pulse width, using OPM.
- Pulse Frequency (PF): Generating a single cycle of a square wave at a specified target frequency (50% duty), then stopping. This also uses OPM.
- Triggered Control: Arming TIM2 to generate one of the above signals (PWM, PFM, SP, PW, PF) upon an external trigger event on PA1 (EXTI1).
- Timer Off: Disabling the currently active timer function.

#### **Hardware and Pin Configuration**

- **Primary Timer Output Pin:** PA5 (Port A, Pin 5), configured as TIM2\_CH1 alternate function.
- Auxiliary GPIO Pin (EXTI): PA1 (Port A, Pin 1) is used as an external interrupt input for triggered timer operations.
- Clock Enablement:
  - GPIOA clock via RCC\_AHB2ENR for PA5 and PA1.
  - TIM2 clock via RCC APB1ENR1.
  - SYSCFG clock via RCC APB2ENR for EXTI functionality.
- Pin Initialization (TIM2.S device6\_timer\_base\_init):
  - PA5 is configured for Alternate Function mode (AF1 for TIM2\_CH1), Push-Pull, High Speed, No Pull-up/pull-down.
- Timer Initialization (TIM2.S device6 timer base init):
  - TIM2 clock is enabled.
  - TIM2 is initially disabled (TIMx\_CR1\_CEN = 0).
  - Channel 1 output is initially disabled (TIMx\_CCER\_CC1E = 0).
- Default Timer Settings:
  - Prescaler (TIMx\_PSC) is set to achieve a TARGET\_TIM\_CLOCK\_HZ (e.g., 1MHz from a PCLK1 of 170MHz).
  - ARR, CCR1 are set by specific mode functions.
  - Up-counting mode, Edge-aligned.

# **Core Functionalities and Implementation**

Device 6 commands are dispatched by device6\_cmdHandler in device6.S.

#### **Initialization**

- Command: 0x00 (device6\_initialize)
- File: device6.S, TIM2.S
- Action: Calls device6\_timer\_output\_disable (to reset TIM2 state) and device6\_timer\_base\_init (to setup PA5 and TIM2 clocks/basic config). Posts device6 is Initialized.
- Registers: Modifies RCC\_AHB2ENR, RCC\_APB1ENR1, GPIOA\_MODER, GPIOA\_OTYPER, GPIOA\_OSPEEDR, GPIOA\_PUPDR, GPIOA\_AFRL. Resets and configures TIM2 CR1, TIM2 CCER, TIM2 CCMR1, etc.

# **Input Operation**

- PWM On
  - Command: 0x0B (11 decimal) (device6\_off)
  - o File: device6.S, TIM2.S
  - Action: Calls device6\_timer\_output\_disable. Posts device6 Fucntion OFF.

### **Output Operation**

- PWM On
  - Command: 0x01 (device6\_pwm\_on)
  - o File: device6.S, TIM2\_PWM.S, Utils.S
  - Action: Retrieves ARR (32-bit) and Duty (16-bit, percentage) from payload.
     Stores them in global variables pwm\_arr\_val and pwm\_arr\_duty. Calls device6\_pwm\_enable. Posts device6 PWM ON.
  - device6\_pwm\_enable (TIM2\_PWM.S):
    - Sets TIM2\_PSC based on ACTUAL\_PCLK1\_HZ and TARGET\_TIM\_CLOCK\_HZ.
    - 2. Sets TIM2\_ARR from pwm\_arr\_val.
    - 3. Calculates CCR1 = (pwm\_arr\_duty \* ARR) / 100. Sets TIM2\_CCR1.
    - 4. Configures TIM2\_CCMR1 for PWM Mode 1 (TIMx\_CCMR1\_OC1M\_PWM1) and enables preload (TIMx\_CCMR1\_OC1PE).
    - 5. Configures TIM2\_CCER to enable Channel 1 output (TIMx\_CCER\_CC1E) with active high polarity.
    - 6. Enables ARR preload (TIMx\_CR1\_ARPE).
    - 7. Generates an update event (TIMx EGR UG) to load shadow registers.
    - Enables the timer counter (TIMx\_CR1\_CEN).

#### PFM On

- Command: 0x02 (device6\_pfm\_on)
- o File: device6.S, TIM2 PWM.S, Utils.S
- Action: Retrieves target frequency (32-bit) from payload. Calls freq\_to\_arr\_ticks (from Utils.S) to convert frequency to an ARR value (for TARGET\_TIM\_CLOCK\_HZ). Stores this ARR in pwm\_arr\_val and sets pwm\_arr\_duty to 50. Calls device6\_pwm\_enable. Posts device6 PFM ON.
- Simple Pulse On (SP)
  - Command: 0x04 (device6\_pulse\_on)
  - File: device6.S, TIM2\_Pulse.S, Utils.S

- Action: Retrieves pulse width (32-bit ticks) from payload. Stores it in simple\_pulse\_width\_ticks\_val. Calls device6\_simple\_pulse\_enable. Posts device6 Pulse ON.
- device6\_simple\_pulse\_enable (TIM2\_Pulse.S):
  - 1. Loads simple\_pulse\_width\_ticks\_val into opm\_width\_ticks\_val.
  - 2. Sets opm\_delay\_ticks\_val to a small fixed value (e.g., 10 ticks).
  - 3. Calls device6 opm enable.
- Pulse Width On (PW / OPM)
  - Command: 0x04 (device6\_pulse\_width\_on)
  - File: device6.S, TIM2\_Pulse.S, Utils.S
  - Action: Retrieves delay (32-bit ticks) and width (32-bit ticks) from payload.
     Stores them in opm\_delay\_ticks\_val and opm\_width\_ticks\_val. Calls device6\_opm\_enable. Posts device6 Pulse Width ON.
  - device6\_opm\_enable (TIM2\_Pulse.S):
    - 1. Sets TIM2\_PSC.
    - 2. Sets TIM2\_CCR1 to opm\_delay\_ticks\_val.
    - 3. Sets TIM2\_ARR to opm\_delay\_ticks\_val + opm\_width\_ticks\_val.
    - 4. Configures TIM2\_CCMR1 for PWM Mode 2 (0b111 inactive then active) and enables preload.
    - 5. Configures TIM2\_CCER for CH1 output, active high.
    - 6. Sets TIM2\_CR1 for One-Pulse Mode (TIMx\_CR1\_OPM) and ARR preload (TIMx\_CR1\_ARPE).
    - 7. Generates update event and enables counter.
- Pulse Frequency On (PF)
  - Command: 0x05 (device6\_pulse\_frequency\_on)
  - o File: device6.S, TIM2\_Pulse.S, Utils.S
  - Action: Retrieves target frequency (32-bit Hz) from payload. Stores it in single\_freq\_cycle\_target\_hz\_val. Calls device6\_single\_freq\_cycle\_enable. Posts device6 Pulse Frequency ON.
  - device6\_single\_freq\_cycle\_enable (TIM2\_Pulse.S):
    - 1. Sets TIM2 PSC.
    - 2. Calculates ARR = (TARGET\_TIM\_CLOCK\_HZ / target\_freq) 1. Sets TIM2\_ARR.
    - 3. Calculates CCR1 = (ARR + 1) / 2 (for 50% duty). Sets TIM2\_CCR1.
    - 4. Configures TIM2 CCMR1 for PWM Mode 1 and preload.
    - 5. Configures TIM2 CCER for CH1 output, active high.
    - 6. Sets TIM2\_CR1 for OPM and ARPE.
    - 7. Generates update event and enables counter.

### **MoT System Integration**

- **Command Handling:** device6\_cmdHandler in device6.S uses a jump table.
- Device Core: MoT\_core\_m device6, device6\_cmdHandler, device6\_skiptask.
- Task Management: Device 6 primarily uses direct command execution. No persistent
  MoT tasks are scheduled by Device 6 itself for its timer operations, as timer
  operations are hardware-driven once configured or run in OPM. The device6\_skiptask
  is the default.
- Messaging: Uses MoT msgPost with messages defined in device6.S.

### **EXTI (External Interrupt) Operation**

- Initialize Trigger for TIM2 on PA1
  - Command: 0x06 (device6\_triggered\_init)
  - File: device6.S, EXTI1.S
  - Action: Sets global trigger\_state to 0 (or a default indicating TIM2 context for EXTI). Calls EXTI1\_init to configure PA1 for rising edge interrupt. Posts device6 Trigger Enabled.

#### • Arm Triggered TIM2 Function

- o **Command:** 0x07 (device6 triggered)
- File: device6.S, TIM2\_Trig.S, Utils.S
- Action: Calls prep\_trig. Posts device6 Trigger Armed With Given Command.
- prep\_trig (TIM2\_Trig.S):
  - 1. Reads a sub-command byte from payload (1=PWM, 2=PFM, 3=SP, 4=PW, 5=PF).
  - 2. Sets trigger\_state to a value corresponding to the sub-command (e.g., 3 for PWM, 4 for PFM, etc.).
  - 3. Based on sub-command, calls the appropriate store\_<type>\_cmd function (e.g., store\_pwm\_cmd) to parse further arguments from payload and store them in temporary global variables (e.g., temp\_pwm\_arr\_val, temp\_opm\_delay\_ticks\_val).

#### EXTI1\_IRQHandler (EXTI1.S):

- 1. Clears EXTI1 pending flag.
- 2. If trigger\_state matches one of the TIM2 armed states (3-7):
  - a. Calls device6\_timer\_output\_disable.
  - b. Branches to a specific handler (e.g., device6\_cmd\_1\_EXTI1\_IRQHandler for PWM).
- 3. Device 6 specific EXTI Handlers (e.g., device6\_cmd\_1\_EXTI1\_IRQHandler in EXTI1.S):\*\*
  - a. Copy parameters from temporary global variables (e.g., temp\_pwm\_arr\_val) to actual operational global variables (e.g., pwm arr val).
  - b. Call the corresponding enable function (e.g., device6\_pwm\_enable).

### **Register Level Details**

- RCC: RCC\_AHB2ENR (GPIOA), RCC\_APB1ENR1 (TIM2), RCC\_APB2ENR (SYSCFG).
- **GPIOA** (for **PA5**): GPIOA\_MODER, GPIOA\_OTYPER, GPIOA\_OSPEEDR, GPIOA\_PUPDR, GPIOA\_AFRL.
- TIM2:
  - TIMx\_CR1: Control Register 1 (CEN, OPM, ARPE, DIR, CMS).
  - TIMx\_CR2: Control Register 2.
  - TIMx SMCR: Slave Mode Control Register.
  - TIMx\_DIER: DMA/Interrupt Enable Register.
  - o TIMx\_SR: Status Register.
  - TIMx\_EGR: Event Generation Register (UG bit).
  - TIMx\_CCMR1: Capture/Compare Mode Register 1 (OC1M for PWM mode, OC1PE for preload).
  - TIMx\_CCER: Capture/Compare Enable Register (CC1E for CH1 enable, CC1P for polarity).

- TIMx CNT: Counter.
- TIMx\_PSC: Prescaler.
- TIMx\_ARR: Auto-Reload Register.
- TIMx\_CCR1: Capture/Compare Register 1.
- SYSCFG, EXTI, NVIC: (As detailed in Device 3, Section 3.4, for EXTI1 on PA1).

#### **Control Flow**

- Direct Timer Commands (PWM, PFM, SP, PW, PF):
  - 1. Command received -> device6\_cmdHandler dispatches.
  - 2. Specific command function (e.g., device6\_pwm\_on) is called.
  - 3. Payload arguments are parsed using arg\_retrieve\* and stored in global variables (e.g., pwm\_arr\_val).
  - 4. The corresponding device6\_<mode>\_enable function is called (e.g., device6\_pwm\_enable).
  - 5. This function configures TIM2 registers (PSC, ARR, CCR1, CCMR1, CCER, CR1) and starts the timer.
  - 6. Confirmation message is posted.
- Triggered Timer Commands:
  - device6\_triggered\_init (Cmd 0x06) -> sets trigger\_state=0 (default for TIM2), calls EXTI1\_init.
  - 2. device6\_triggered (Cmd 0x07) -> prep\_trig -> parses sub-command and parameters, stores params in temp\_\* globals, sets trigger\_state (3-7).
  - 3. PA1 Rising Edge -> EXTI1\_IRQHandler -> checks trigger\_state.
  - 4. If trigger\_state is 3-7, branches to specific handler in EXTI1.S (e.g., device6\_cmd\_1\_EXTI1\_IRQHandler).
  - 5. Specific handler copies params from temp\_\* to operational globals (e.g., pwm\_arr\_val) -> calls the relevant device6\_<mode>\_enable function.
- Timer Off: Cmd 0x0B -> device6\_off -> device6\_timer\_output\_disable (resets TIM2 registers).

# **Device Data Storage**

- Operational Parameters (global variables in device6.S):
  - pwm\_arr\_val, pwm\_arr\_duty
  - o opm\_delay\_ticks\_val, opm\_width\_ticks\_val
  - pfm\_fixed\_pulse\_width\_ticks\_val, pfm\_current\_arr\_val (Note: PFM seems implemented via PWM, so pfm\_current\_arr\_val might map to pwm\_arr\_val and pfm\_fixed\_pulse\_width\_ticks\_val might not be directly used by device6\_pwm\_enable if PFM uses 50% duty of the calculated ARR).
  - single\_freq\_cycle\_target\_hz\_val
  - simple\_pulse\_width\_ticks\_val
- Temporary Parameters for Triggered Operations (global variables in TIM2\_Trig.S):
  - temp\_pwm\_arr\_val, temp\_pwm\_arr\_duty
  - o temp opm delay ticks val, temp opm width ticks val
  - o temp\_pfm\_fixed\_pulse\_width\_ticks\_val, temp\_pfm\_current\_arr\_val
  - temp\_single\_freq\_cycle\_target\_hz\_val
  - temp\_simple\_pulse\_width\_ticks\_val
- trigger\_state (global, in the main file): Used to coordinate EXTI events with the intended device and sub-function.

# State Diagram



# **Device 7: SPI Loopback Testing**

#### Introduction

Device 7 provides functionality for testing the Serial Peripheral Interface (SPI), specifically SPI2, in a loopback configuration. This means the MOSI (Master Out Slave In) pin is connected externally to the MISO (Master In Slave Out) pin. This allows data sent by the SPI master to be immediately received back, verifying the basic operation of the SPI peripheral and data paths. Device 7 supports:

- **Initialization:** Configuring the SPI2 peripheral and associated GPIO pins for communication.
- **SPI Write & Loopback Read:** Writing a specified number of bytes to the SPI bus and simultaneously capturing the data received on MISO into an internal buffer.
- SPI Read from Buffer: Reading the contents of the internal receive buffer (data captured during previous write operations) and displaying it.
- Clear Buffers: Resetting internal read and write software buffers.

#### **Hardware and Pin Configuration**

- SPI Peripheral: SPI2.
- GPIO Pins (Port B):
  - PB12: NSS (Network Slave Select) configured as GPIO Output, manually controlled.
  - PB13: SCK (Serial Clock) Alternate Function AF5.
  - o PB14: MISO (Master In Slave Out) Alternate Function AF5.
  - o PB15: MOSI (Master Out Slave In) Alternate Function AF5.
- Clock Enablement (device7\_enable\_clocks in device7.S)::
  - o GPIOB clock via RCC\_AHB2ENR\_GPIOBEN.
  - SPI2 clock via RCC APB1ENR1 SPI2EN.
  - SPI2 peripheral is also reset via RCC\_APB1RSTR1\_SPI2RST.
- Pin Initialization (device7\_configure\_gpios in device7.S):
  - PB12 (NSS): GPIO Output, Push-Pull, Very High Speed, No Pull-up/down. Initialized High (de-asserted).
  - PB13 (SCK), PB14 (MISO), PB15 (MOSI): Alternate Function (AF5), Push-Pull, Very High Speed, No Pull-up/down.
- SPI Peripheral Configuration (device7\_configure\_spi\_peripheral in device7.S):
  - SPI disabled (SPI\_CR1\_SPE = 0) before configuration.
  - Master mode (SPI\_CR1\_MSTR = 1).
  - Baud rate: PCLK/16 (SPI\_CR1\_BR\_DIV16). (PCLK is APB1 clock).
  - CPOL=0, CPHA=0 (SPI Mode 0).
  - Software Slave Management enabled (SPI\_CR1\_SSM = 1).
  - Internal Slave Select set high (SPI\_CR1\_SSI = 1) to ensure master operation with SSM.
  - o Data size: 8-bit (SPI CR2 DS 8BIT).
  - RXNE event on 8-bit reception (SPI\_CR2\_FRXTH = 1).
  - SPI enabled (SPI\_CR1\_SPE = 1) after configuration.

### **Core Functionalities and Implementation**

Device 7 commands are dispatched by device7\_cmdHandler in device7.S.

#### **Initialization**

- Command: 0x00 (device7\_initialize)
- File: device7.S
- **Action:** Calls device7\_enable\_clocks, device7\_configure\_gpios, and device7\_configure\_spi\_peripheral. Posts device7: SPI2 initialized (PB12-15).
- Registers: Modifies RCC, GPIOB, and SPI2 registers as detailed in the initialization functions.

### **Input Operation**

- SPI Write (and Loopback Read to Buffer)
  - Command: 0x01 (device7\_write)
  - File: device7.S
  - Action:
    - 1. Reads a count byte (N) from the command payload.
    - 2. Calls store\_message\_bytes\_into\_write\_arr to copy N bytes from the command payload into the write\_arr software buffer.
    - 3. Loops N times, calling device7\_write\_byte\_action in each iteration.
    - 4. Posts device7: SPI2 write complete.
  - store\_message\_bytes\_into\_write\_arr (device7.S): Copies bytes from the MoT command buffer (r0) to the global write\_arr.
  - device7\_write\_byte\_action (device7.S):
    - 1. Calls read\_byte\_from\_write\_arr to get the next byte to send from write arr (uses/updates pointer write).
    - 2. Asserts NSS (PB12 LOW).
    - 3. Waits for SPI TXE (Transmit Buffer Empty) flag (SPI\_SR\_TXE).
    - 4. Writes the byte to SPI2\_DR.
    - 5. Waits for SPI RXNE (Receive Buffer Not Empty) flag (SPI\_SR\_RXNE).
    - 6. Reads the received byte from SPI2\_DR.
    - 7. Calls write\_byte\_to\_read\_arr to store the received byte into the read\_arr software buffer (uses/updates pointer\_read).
    - 8. Waits for SPI BSY (Busy) flag to clear.
    - 9. De-asserts NSS (PB12 HIGH).
  - Registers: SPI2\_CR1, SPI2\_CR2, SPI2\_SR, SPI2\_DR, GPIOB\_BSRR.
- Clear SPI Buffers
  - Command: 0x03 (device7 clr read arr)
  - File: device7.S
  - Action: Calls arr\_clear. Posts device7: Read and Write Buffers CLEAR.
  - arr clear (device7.S):
    - 1. Resets pointer\_read and pointer\_write to 0.
    - Fills the global read\_arr and write\_arr with zeros up to MAX\_ARR\_SIZE.

### **Output Operation**

- SPI Read (from Buffer)
  - Command: 0x02 (device7\_read)
  - File: device7.S, Utils.S (for nibble\_to\_ascii)
  - Action:
    - 1. Calls device7\_read\_byte\_action.

2. Posts the content of device7\_read\_txt (which was populated by device7\_read\_byte\_action).

#### device7\_read\_byte\_action (device7.S):

- 9. Iterates up to MAX\_ARR\_SIZE times.
- 10. For each byte in the global read\_arr:
  - a. Converts the byte to two ASCII hex characters using nibble to ascii.
  - b. Writes these characters into the device7\_read\_txt message string buffer at the appropriate offset.

### **MoT System Integration**

- Command Handling: device7\_cmdHandler in device7.S uses a jump table.
- **Device Core:** MoT\_core\_m device7, device7\_cmdHandler, device7\_skiptask.
- Task Managerment: Device 7 operations are command-driven and synchronous. The device7\_skiptask is the default MoT task.
- Messaging: Uses MoT\_msgPost with messages defined in device7.S.

### **Register Level Details**

- RCC (Reset and Clock Control):
  - o RCC AHB2ENR: RCC AHB2ENR GPIOBEN for GPIOB clock.
  - RCC\_APB1ENR1: RCC\_APB1ENR1\_SPI2EN for SPI2 clock.
  - o RCC\_APB1RSTR1: RCC\_APB1RSTR1\_SPI2RST for SPI2 reset.
- GPIOB (for PB12-PB15):
  - o GPIOB MODER: Mode (Output for NSS, AF for SCK, MISO, MOSI).
  - o GPIOB\_OTYPER: Output type (Push-Pull).
  - GPIOB OSPEEDR: Output speed (Very High Speed).
  - o GPIOB\_PUPDR: Pull-up/Pull-down (No pull).
  - o GPIOB BSRR: For NSS control.
  - GPIOB\_AFRH: Alternate Function Register High (AF5 for SPI2).
- SPI2:
  - o SPI CR1: Control Register 1 (SPE, MSTR, BR, CPOL, CPHA, SSM, SSI).
  - o SPI CR2: Control Register 2 (DS, FRXTH).
  - SPI\_SR: Status Register (TXE, RXNE, BSY).
  - SPI\_DR: Data Register.

### **Control Flow**

- Initialization (Cmd 0x00):
  - device7\_initialize -> device7\_enable\_clocks -> device7\_configure\_gpios -> device7\_configure\_spi\_peripheral.
- Write (Cmd 0x01):
  - device7\_write -> parses count -> store\_message\_bytes\_into\_write\_arr
     (payload to write\_arr) -> loop N times: device7\_write\_byte\_action.
  - device7\_write\_byte\_action -> read\_byte\_from\_write\_arr -> SPI send/receive -> write\_byte\_to\_read\_arr (SPI data to read\_arr).
- Read (Cmd 0x02):
  - device7\_read -> device7\_read\_byte\_action (formats read\_arr into device7\_read\_txt) -> MoT\_msgPost (device7\_read\_txt).

# **Device Data Storage**

- read\_arr (device7.S, .data section): Software buffer of MAX\_ARR\_SIZE (10 bytes) to store data received from SPI MISO.
- write\_arr (device7.S, .data section): Software buffer of MAX\_ARR\_SIZE (10 bytes) to store data to be sent via SPI MOSI.
- **pointer\_read (device7.S, .data section)**: Byte variable, acts as an index for the read\_arr.
- **pointer\_write (device7.S, .data section):** Byte variable, acts as an index for the write\_arr.

# **State Diagram**

28



# **Device 8: W25QXX Flash Memory Storage**

#### Introduction

Device 8 provides an interface to an external W25QXX series SPI Flash memory chip (e.g., W25Q128FV). This allows for non-volatile storage of data, managed through the MoT system. Key functionalities include:

- Initializing the SPI2 peripheral and the W25QXX flash memory.
- Reading the JEDEC identification data from the flash chip.
- Erasing a sector of the flash memory.
- Inputting data from the MoT command payload into an internal RAM buffer.
- Copying (writing) data from the RAM buffer to the flash memory.
- Verifying data in the flash memory against the RAM buffer.
- Outputting (reading) data from the flash memory to the console.

Communication with the W25QXX chip is performed using the SPI2 peripheral.

### **Hardware and Pin Configuration**

- SPI Peripheral: SPI2 is used for communication with the W25QXX flash memory.
- GPIO Pins (Port B):
  - PB12: NSS (Chip Select) configured as GPIO Output, manually controlled by w25q128 assert cs and w25q128 deassert cs.
  - o PB13: SCK (Serial Clock) Alternate Function AF5.
  - o PB14: MISO (Master In Slave Out) Alternate Function AF5.
  - PB15: MOSI (Master Out Slave In) Alternate Function AF5.

#### Clock Enablement:

- GPIOB clock is enabled via RCC AHB2ENR GPIOBEN bit in RCC AHB2ENR.
- o SPI2 clock is enabled via RCC APB1ENR1 SPI2EN bit in RCC APB1ENR1.
- The SPI2 peripheral is reset via RCC\_APB1RSTR1\_SPI2RST bit in RCC\_APB1RSTR1 during initialization (device7\_enable\_clocks called by w25q128\_reset\_init).
- SPI Configuration (performed by device7\_configure\_spi\_peripheral called during w25q128\_reset\_init):
  - Master mode (SPI\_CR1\_MSTR = 1).
  - Baud rate: PCLK1/16 (APB1 clock divided by 16, SPI CR1 BR DIV16).
  - CPOL=0, CPHA=0 (SPI Mode 0).
  - 8-bit data size (SPI CR2 DS 8BIT).
  - Software Slave Management enabled (SPI\_CR1\_SSM = 1).
  - Internal Slave Select set high (SPI\_CR1\_SSI = 1) to ensure master operation with SSM.
  - RXNE event generated when 8 bits are received (SPI\_CR2\_FRXTH = 1).
  - SPI enabled (SPI\_CR1\_SPE = 1) after configuration.

### **Core Functionalities and Implementation**

Device 8 commands are dispatched by device8\_cmdHandler in device8.S. This handler uses a jump table device8\_cmds to execute specific command routines. Helper functions for W25QXX operations are primarily located in W25QXX\_init\_and\_helper.S, W25QXX\_read\_ident.S, W25QXX\_copy\_erase.S, W25QXX\_read.S, and W25QXX\_verify.S.

#### **Initialization**

- **Command:** 0x00 (device8\_initialize)
- File: device8.S, W25QXX\_init\_and\_helper.S
- Action:
  - 1. Calls w25q128\_reset\_init.
    - a. w25q128\_reset\_init first calls SPI and GPIO setup functions: device7\_enable\_clocks, device7\_configure\_gpios, and device7\_configure\_spi\_peripheral (these are defined, shared with Device 7, to configure SPI2 and GPIOB pins PB12-PB15 as detailed above).
    - b. Asserts CS (PB12 LOW) via w25q128\_assert\_cs.
    - c. Sends W25QXX Enable Reset command (W25\_CMD\_ENABLE\_RESET = 0x66) using spi\_send\_receive\_byte.
    - d. De-asserts CS (PB12 HIGH) via w25q128\_deassert\_cs.
    - e. Introduces a short delay using short\_delay.
    - f. Asserts CS.
    - g. Sends W25QXX Reset Device command (W25\_CMD\_RESET\_DEVICE = 0x99) using spi\_send\_receive\_byte.
    - h. De-asserts CS.
    - i. Waits for W25QXX reset recovery time (t\_RST) using short\_delay.
  - 2. Posts the confirmation message device8 has been initialized on W25Q128 using MoT\_msgPost with device8\_initmsg.

#### Initialization

- Erase Sector
  - Command: 0x02 (device8\_erase)
  - File: device8.S, W25QXX copy erase.S, W25QXX init and helper.S
  - Action:
    - 1. Sets r0 to the flash address 0x000000 (hardcoded).
    - 2. Calls w25q128\_erase\_sector with the address.
      - a. Calls w25q128\_write\_enable to send the Write Enable command (0x06) to the flash.
      - b. Asserts CS.
      - c. Sends the Sector Erase command (W25\_CMD\_SECTOR\_ERASE = 0x20).
      - d. Sends the 24-bit sector address (from r0).
      - e. De-asserts CS.
      - f. Calls w25q128\_wait\_for\_write\_complete which polls Status Register-1 (SR1) by repeatedly calling w25q128\_read\_status\_register1 until the BUSY bit (SR1\_BUSY\_BIT) is clear.
    - 3. Posts device8 erased directed block using device8\_erase\_blockmsg.

#### Copy RAM Buffer to Flash

- Command: 0x04 (device8\_copy)
- File: device8.S, W25QXX\_copy\_erase.S, W25QXX\_init\_and\_helper.S
- Action
  - 1. Loads ram buffer address into r0.
  - 2. Sets destination flash address to 0x000000 (hardcoded) in r1.
  - Calls w25q128\_write\_ram\_buffer with RAM buffer address and flash address.
    - a. Iterates in chunks of PAGE\_SIZE (256 bytes) until RAM\_BUFFER\_SIZE bytes are written.
    - b. For each page:
      - i. Calls w25q128\_write\_enable.
      - ii. Asserts CS.
      - iii. Sends Page Program command (W25\_CMD\_PAGE\_PROGRAM = 0x02).
      - iv. Sends the 24-bit flash page address.
      - v. Sends PAGE\_SIZE bytes of data from the RAM buffer.
      - vi. De-asserts CS.
      - vii. Calls w25q128\_wait\_for\_write\_complete.
  - Posts device8 copy complete using device8\_copy\_donemsg.
- Verify Flash against RAM Buffer
  - Command: 0x05 (device8\_verify)
  - File: device8.S, W25QXX\_read.S, W25QXX\_verify.S, W25QXX\_init\_and\_helper.S
  - Action:
    - 1. Calls device8\_read (internal helper function in device8.S).
      - a. device8\_read loads received\_buffer address into r1 and flash address 0x000000 into r0.
      - b. Calls w25q128\_read\_ram\_buffer to read RAM\_BUFFER\_SIZE bytes from flash (address 0x000000) into received\_buffer.
        - i. w25q128\_read\_ram\_buffer asserts CS, sends Read Data command (0x03), sends 24-bit address, reads data by sending dummy bytes, then de-asserts CS.
    - 2. Loads ram\_buffer address into r0 and received\_buffer address into r1.
    - Calls w25q128\_verify\_ram\_buffer.
      - a. Compares ram\_buffer and received\_buffer byte-by-byte for RAM\_BUFFER\_SIZE bytes.
      - b. Returns 1 in r0 for success (match), 0 for failure (mismatch).
    - 4. Based on the return value from w25g128 verify ram buffer:
      - a. If success (1), posts device8 verification successful using device8\_verify\_successmsg.
      - b. If failure (0), posts device8 verification failed using device8\_verify\_failedmsg.
  - Data Storage: ram\_buffer, received\_buffer.

# **Input Operation**

- Input Data to RAM Buffer
  - Command: 0x05 (device8\_verify)
  - File: device8.S, W25QXX\_read.S, W25QXX\_verify.S, W25QXX\_init\_and\_helper.S

#### Action:

- 1. Calls device8\_read (internal helper function in device8.S).
  - a. device8\_read loads received\_buffer address into r1 and flash address 0x000000 into r0.
  - b. Calls w25q128\_read\_ram\_buffer to read RAM\_BUFFER\_SIZE bytes from flash (address 0x000000) into received\_buffer.
    - w25q128\_read\_ram\_buffer asserts CS, sends Read Data command (0x03), sends 24-bit address, reads data by sending dummy bytes, then de-asserts CS.
- 2. Loads ram\_buffer address into r0 and received\_buffer address into r1.
- 3. Calls w25q128\_verify\_ram\_buffer.
  - a. Compares ram\_buffer and received\_buffer byte-by-byte for RAM\_BUFFER\_SIZE bytes.
  - b. Returns 1 in r0 for success (match), 0 for failure (mismatch).
- 4. Based on the return value from w25q128\_verify\_ram\_buffer:
  - a. If success (1), posts device8 verification successful using device8\_verify\_successmsg.
  - b. If failure (0), posts device8 verification failed using device8\_verify\_failedmsg.
- Data Storage: ram\_buffer, received\_buffer.

# **Output Operation**

- Output Data from Flash
  - Command: 0x06 (device8\_output)
  - File: device8.S
  - Action:
    - 1. Calls clear\_output\_msg to fill the data portion of device8\_outputtxt with '0' characters.
    - 2. Reads a count byte from the MoT command payload (how many bytes to display).
    - 3. Loads received\_buffer address into r3 (this buffer should contain data read from flash, by a preceding Verify or an explicit Read operation targeting address 0x000000).
    - 4. Loads the starting address within device8\_outputtxt (after device8 output from flash 0x) into r2.
    - 5. Loops 'count' times:
      - a. Reads a byte from received\_buffer.
      - b. Converts the byte to two ASCII hex characters using nibble to ascii.
      - c. Writes these characters into device8\_outputtxt.
    - 6. Posts the updated device8\_outputmsg to the console.
  - Data Source: received\_buffer (populated with data from flash address 0x000000).

#### **MoT System Integration**

Command Handling: device8\_cmdHandler in device8.S is the entry point. It uses a
Table Branch Byte (tbb) instruction with the device8\_cmds jump table for dispatching
based on the command ID.

- **Device Core:** The MoT\_core\_m device8, device8\_cmdHandler, device8\_skiptask macro instantiation in device8.S defines the core MoT structure for this device.
- Task Management: device8\_skiptask: A minimal task that does nothing but pass control to the next device. This is the default active task. Device 8 operations are primarily command-driven and synchronous.
- Messaging: Device 8 uses MoT\_msgPost to send status and data messages to the consoleMsgs queue. Message link structures (e.g., device8\_initmsg, device8\_read\_identmsg, device8\_outputmsg) are defined in the .data section of device8.S.
  - device8\_read\_identtxt is dynamically updated by print\_ident.
  - device8\_outputtxt is dynamically updated by device8\_output after being cleared by clear\_output\_msg.

### **Register Level Details**

- RCC (Reset and Clock Control):
  - o RCC\_AHB2ENR: RCC\_AHB2ENR\_GPIOBEN (bit 1) to enable GPIOB clock.
  - RCC\_APB1ENR1: RCC\_APB1ENR1\_SPI2EN (bit 14) to enable SPI2 clock.
  - RCC\_APB1RSTR1: RCC\_APB1RSTR1\_SPI2RST (bit 14) to reset SPI2 peripheral.
- GPIOB (General Purpose I/O Port B for PB12-PB15):
  - GPIOB\_MODER: Configures pins for Output (PB12-NSS) or Alternate Function (PB13-SCK, PB14-MISO, PB15-MOSI).
    - PB12 (NSS): Output mode (0b01).
    - PB13, PB14, PB15: Alternate Function mode (0b10)
  - GPIOB\_OTYPER: Output type (Push-Pull for all).
  - GPIOB\_OSPEEDR: Output speed (Very High Speed for all).
  - GPIOB PUPDR: Pull-up/Pull-down (No pull for all).
  - GPIOB\_BSRR: Used to set/reset PB12 (NSS) for w25q128\_assert\_cs and w25q128\_deassert\_cs.
  - o GPIOB\_AFRH: Configures Alternate Function AF5 for PB13, PB14, PB15.
- SPI2 (Serial Peripheral Interface 2):
  - SPIx\_CR1: Control Register 1 (SPE, MSTR, BR, CPOL, CPHA, SSM, SSI).
  - SPIx CR2: Control Register 2 (DS, FRXTH).
  - SPIx\_SR: Status Register (TXE, RXNE, BSY).
  - SPIx\_DR: Data Register (for sending commands/data and receiving data).

# **Control Flow**

- Initialization (Cmd 0x00):
  - device8\_cmdHandler -> device8\_initialize -> w25q128\_reset\_init (configures SPI2/GPIOB, sends W25QXX reset commands 0x66, 0x99 via spi\_send\_receive\_byte) -> MoT\_msgPost.
- Read JEDEC ID (Cmd 0x01):
  - device8\_cmdHandler -> device8\_read\_ident -> w25q128\_read\_jedec\_id (sends 0x9F, reads 3 ID bytes) -> print\_ident (formats IDs into device8\_read\_identtxt) -> MoT\_msgPost.
- Erase Sector (Cmd 0x02):

 device8\_cmdHandler -> device8\_erase -> w25q128\_erase\_sector (addr 0x000000; calls w25q128\_write\_enable, sends 0x20 + address, then w25q128\_wait\_for\_write\_complete) -> MoT\_msgPost.

#### Input Data to RAM (Cmd 0x03):

device8\_cmdHandler -> device8\_input (reads count and data from MoT payload into ram\_buffer) -> MoT\_msgPost.

#### • Copy RAM to Flash (Cmd 0x04):

device8\_cmdHandler -> device8\_copy -> w25q128\_write\_ram\_buffer (from ram\_buffer to flash addr 0x000000; page-by-page: w25q128\_write\_enable, sends 0x02 + addr + data, w25q128\_wait\_for\_write\_complete) -> MoT\_msgPost.

#### • Verify Flash (Cmd 0x05):

device8\_cmdHandler -> device8\_verify -> device8\_read (helper, calls w25q128\_read\_ram\_buffer to read flash 0x000000 into received\_buffer) -> w25q128\_verify\_ram\_buffer (compares ram\_buffer and received\_buffer) -> MoT\_msgPost (success/fail).

#### • Output Data from Flash (Cmd 0x06):

 device8\_cmdHandler -> device8\_output -> clear\_output\_msg -> reads count from MoT payload -> formats specified number of bytes from received\_buffer into device8\_outputtxt using nibble\_to\_ascii -> MoT\_msgPost. (Data in received\_buffer is from the last read operation, by the one in device8\_verify).

#### **Device Data Storage**

- w25q128\_manufacturer\_id: .byte 0 Stores the manufacturer ID from JEDEC.
- w25q128\_device\_type\_id: .byte 0 Stores the device type ID from JEDEC.
- w25q128\_capacity\_id: .byte 0 Stores the capacity ID from JEDEC.
- **received\_buffer:** .space RAM\_BUFFER\_SIZE (256 bytes) Used to store data read from flash memory, primarily for verification and output.
- ram\_buffer: .space RAM\_BUFFER\_SIZE (256 bytes) Used to store data input by the user (via Cmd 0x03) before it's written to flash, and as the reference for verification.

### **State Diagram**



**End of document** 

36