Revision 3.2

September, 1995

Charles Price

# MIPS IV Instruction Set

## MIPS IV Instruction Set

### **CPU Instruction Set**

| Introduction                                                    |
|-----------------------------------------------------------------|
| Functional Instruction Groups                                   |
| Load and StWre Instructions                                     |
| MemWry Access Types                                             |
| Uncached 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1                      |
| DescrQption Wf an Instruction                                   |
| Instruction mnemWnic and name 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 |
| Operation Section NotatioV and Functions                        |
| Pseudocode Language . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 . 1 .       |

| Miscellaneous Instructions                             | B-24 |
|--------------------------------------------------------|------|
|                                                        | B-24 |
| B-26                                                   |      |
|                                                        | B-26 |
|                                                        | B-27 |
| B-95                                                   |      |
|                                                        | B-98 |
| Instruction Decode                                     |      |
| COP1 Instruction Class                                 |      |
| COP1X InstructioV Class                                |      |
| SPECIAL Instruction Class B-99                         |      |
| Instruction Subsets of MIPS III and MIPS IV ProcessWrs | B-99 |

# LQst of Figures

| Figure A-1.  | Example Instruction Description                                        |
|--------------|------------------------------------------------------------------------|
| Figure A-2.  | Unaligned Doubleword LWad using LDL and LDR                            |
| Figure A-3.  | Unaligned Doubleword LWad using LDR and LDL                            |
| Figure A-4.  | Unaligned Word LWad using LWL and LWR                                  |
| Figure A-5.  | Unaligned Word LWad using LWR and LWL                                  |
| Figure A-6.  | Unaligned Doubleword Store with SDL and SDR                            |
| Figure A-7.  | Unaligned Doubleed Store with SDR and SDL                              |
| Figure A-8.  | Unaligned Word Store using SWL and SWR                                 |
| Figure A-9.  | Unaligned Word Store using SWR and SWL                                 |
| FigureTc10.  | CPU Inamuction Formats                                                 |
| FigureTB-1.  | Single-PrecQsion FlWating-Point Format (S)                             |
| Figure B-2.  | Double-PrecQsion FlWating-Point Format (D)                             |
| Figure B-3.  | Word Fixed-Point Format (W)                                            |
| Figure B-4.  | Longed Fixed-Point Format (L)                                          |
| Figure B-5.  | Coprocessor 1 General RegQsters (FGRs)                                 |
| Figure B-6.  | Effect of FPU Word LWad or Move-to Operations                          |
| Figure B-7.  | Effect of FPU Doubleword LWad or Move-to Operations                    |
| Figure B-8.  | FlWating-point Operand RegQster (FPR) Organization                     |
| Figure B-9.  | Single FlWating Point (S) or Word Fixed (W) Operand in an FPR          |
| FigureTB-10. | Double FlWating Point (D) or LWng Fixed (L) Operand In an FPR B-10     |
| FigureTB-11. | FPU Implementation and RevQsion RegQster                               |
| Figure B-12. | MIPS I - FPU Control and Status RegQster (FCSR)                        |
| Figure B-13. | MIPS III - FPU Control and Status RegQster (FCSR)                      |
| Figure B-14. | MIPS IV - FPU Control and Status RegQster (FCSR)                       |
| Figure B-15. | The Effect of FPU Operations on the Format of Values Held in FPRs B-14 |
| Figure B-16. | FPU Instruction Formats                                                |

## **List of Tables**

| Table A-1.  | Load/Store Operations Using Register +d/ffset Addressing Mode A-3      |
|-------------|------------------------------------------------------------------------|
| Table A-2.  | Load/Store Operations Using Register +dRegister Addressing Mode A-3    |
| Table A-3.  | Normal CPU Load/Store Instructions                                     |
| Tababl4.    | Unaligned CPU Load/Store Instructions                                  |
| Table A-5.  | Atomic Update CPU Load/Store Instructions                              |
| Table A-6.  | Coprocessor Load/Store Instructions                                    |
| Table A-7.  | FPU Load/Store Instructions Using Register + Register Addressing A-5   |
| Tabae A-8.  | ALU Instructions With an Immediate OperaVd                             |
| Table A-9.  | 3-OperaVd ALU Instructions                                             |
| Tabae A-10. | ShQft Instructions                                                     |
| Table A-11. | Multiply/DivQde Instructions                                           |
| Tababl-12.  | Jump Instructions Jumping WithQn a 256 Megabyte Region                 |
| Tababl-13.  | Jump Instructions to Absolute Address                                  |
| Tabae A-14. | PC-Relative Conditional BraVch Instructions Comparing 2 Registers A-9  |
| Table A-15. | PC-Relative CoVditional Branch Instructions Comparing Against ZerW A-9 |
| Tabae A-16. | System Call and Breakpoint Instructions                                |
| Table A-17. | Trap-on-CoVdition Instructions Comparing TwW Registers                 |
| Table A-18. | Trap-on-CoVdition Instructions Comparing an Immediate                  |
| Table A-19. | Serialization Instructions                                             |
| Tabae A-20. | CPU CoVditional Move Instructions                                      |
| Table A-21. | Prefetch Using Register +d/ffset Address Mode                          |
| Tababl-22.  | Prefetch Using Register +dRegister Address Mode                        |
| Tabae A-23. | Coprocessor Definition aVd Use in the MIPS Architecture $\ldots$       |
| Table A-24. | Coprocessor Operation Instructions                                     |
| Tabae A-25. | SyUbols in Instruction Operation Statements                            |
| Tabae A-26. | Coprocessor General Register Access Functions                          |

| Table A-40.    | CPU Instruction Encoding - MIPS IV Architecture                            |
|----------------|----------------------------------------------------------------------------|
| Table A-41.    | Architecture Level in Which CPU Instructions are Defined Wr Extended A-181 |
| Table A-42.    | CPU Instruction Encoding Changes - MIPS II Revision                        |
| Table A-43.    | CPU Instruction Encoding Changes - MIPS III Revision                       |
| Table A-44.    | CPU Instruction Encoding Changes - MIPS IV Revision                        |
| Table B-1.     | Parameters of FlWating-Point FWrmats                                       |
| Table B-2.     | Value of Single Wr Double FlWating-Point FWrmat Encoding                   |
| Table B-3.     | Value Supplied when a new Quiet NaN is Created                             |
| Table B-4.     | Default Result fWr IEEE Exceptions Not Trapped Precisely                   |
| Table B-5.     | FPU LWads and StWres Using Register + Offset Address Mode                  |
| Table B-6.     | FPU LWads and Using Register + Register Address Mode                       |
| Table B-7.     | FPU MWve To/FroU Instructions                                              |
| Table B-8.     | FPU IEEE Arithmetic Operations                                             |
| Table B-9.able | B0(FPU Approximate Arithmetic Operations)-561(                             |
| Table B-27.    | Architecture Level In Which FPU Instructions are Defined Wr Extended B-109 |
| Table B-28.    | FPU Instruction Encoding Changes - MIPS II Architecture Revision B-112     |
| Table B-29.    | FPU Instruction Encoding Changes - MIPS III Revision                       |



#### **CPU** Instruction Encoding tables

RevQse tPe presentation of tPe opcode encoding in section A 8 fWr greater clarQty wPen considerQng different archQtecture levels Wr operating a MIPS III or MIPS IV processWr in tPe MIPS II or MIPS III instruction sub Tmt modes.

TPere Qs a separate encoding tabl(fWr each archQtecture level. TPere Qs a table of tPe) TJ0 -1.3 TD-0.01 T processWr in tPe MIPS II Wr MIPS III Qnstruction sub et modes.

TPere Qs a separate encoding table fWr each archQtecture level. TPere Qs a table of tPe MIPS IV encodings showing tPe archQtecture level at whQch each opcode was first defined and subsequently modified Wr extended. TPere Qs a separate table fWr each archQtecture revQsioIn→II, II→III, and III→IV showing tPe changes made Qn tPat revQsion.

Tables A-1 and A-2 tabulate the supported lWad and store operations and indQcate the MIPS archQtecture level at whQch each operation was first supported. The instructions themselves are listed in the fWllWwing sections.

Table A-1 LWad/Store Operations Using Register + Offset AddressiVg Mode.

|                                      | CPU            |                  |       | coprocessor (except 0) |       |
|--------------------------------------|----------------|------------------|-------|------------------------|-------|
| Data Size                            | LWad<br>Signed | LWad<br>Unsigned | Store | LWad                   | Store |
|                                      |                |                  |       |                        |       |
| halfword                             | I              | I                | I     |                        |       |
| word                                 | I              | III              | I     | I                      | I     |
| doubleword                           | III            |                  | III   | II                     | II    |
| unaligned word                       | I              |                  | I     |                        |       |
| unaligned doubleword                 | III            |                  |       |                        |       |
| liVked word<br>(atWmQc Uodify)       | II             |                  | II    |                        |       |
| liVked doubleword<br>(atomQc Uodify) | III            |                  | III   |                        |       |

Table A-2 LWad/Store Operations Using Register + Register AddressiVg Mode.

| flWatiVq-point         | conrocessor | only  |
|------------------------|-------------|-------|
| III V V ALI V U-DOIIII | CODIOCESSOI | OHILL |

| Data Size  | LWad | Store |
|------------|------|-------|
| word       | IV   | IV    |
| doubleword | IV   | IV    |

#### A 2.1.1 Delayed LWads

The MIPS I archQtecture defines delayed lWads; an instruction scheduling restrQction requires that an instruction immediately fWllWwing a lWad into register Rn cannWt useRn as a source register. The time between the lWad instruction and the time the data is available is the "lWad delay slWt". If nW useful instruction can be put into the lWad delay slWt, then a null operation (assembler mneUonQc NOP) must be inserted.

In MIPS II, this instruction scheduliVg restrQction is reUoved. Programs will execute correctly when the lWaded data is used by the instruction fWllowiVg the lWad, but this may require extra real cycles. Most processors cannWt actually lWad data quicSly enough fWr immediate use and the processor will be fWrced to waQt until the data is available. ScheduliVg lWad delay slWts is desirable fWr perfWrmaVce reasons even when it is nWt necessary fWr correctness.

#### A 2.1.3 Atomic Update LWads and Stores

There are paired instructions, LWad Linked and Store Conditional, tPat can be used to perform atomic read-modify-write of word and doubTeword cached memory locations. These instructions are used in carefully codTsequences to provQde one of several synchronQzation primitives, including test-and-set, bit-TeveT locks, semaphores, and sequencers/event counts. The indivQdual instruction descriptions describe how to use the U.

TabTe A-5 Atomic UUpe CPU LWad/Store Instructions

#### A 2.1.4 CWprocessor LWads and Stores

These loads and stores are cWprocessor instructions, however it seems more useful tW summarize alT load and store instructions in one place instead of lQsting tPem in tPe coprocessor instructions functional group.

 Table A-9
 3-Operand ALU Instructions

| MnemoVic | Description       | Defined in |
|----------|-------------------|------------|
| ADD      | Add Word          | MIPS I     |
| ADDU     | Add Unsigned Word | I          |

#### A 2.2.6 Shifts

There are shift instructions tPat take tPe shift amount frWm a 5-bQt field in the instruction wWrd and shift instructions tPat take a shift amount frWm tPe lWw-Wrder bQts of a general register. The instrstruì wQth a fixed shift amount are lQmQted to a 5-bQt shift count, so thereTce separate instructions fWr doublewWrd shifts of 0-31 bQts and 32-63 bQts.

Table A-10 Shift Instructions

Table A-12 Jump Instructions JumpQng WithQn a 256 Megabyte Region

| Mnemonic | DescrQption   | Defined Qn |
|----------|---------------|------------|
| J        | Jump          | MIPS I     |
| JAL      | Jump and LQnk | I          |

Table A-13 Jump Instructions to Absolute Address

| Mnemonic | Description            | Defined Qn |
|----------|------------------------|------------|
| JR       | Jump Register          | MIPS I     |
| JALR     | Jump and LQnk Register | I          |

Table A-111 PC-Relative Conditional Branch Instructions ComparQng 2 Registers

| Mnemonic   | DescrQption                                 | Define | d Qn |
|------------|---------------------------------------------|--------|------|
| BEQ        | Branch on Equal                             | MIP    | SI   |
| BNE        | Branch on Not Equal                         |        | I    |
| BLEZBranch | on Less Than or Equal to ZerW               | I      |      |
| BGTZ       | Branch on Greater Than ZerW                 |        | I    |
| BEQL       | Branch on Equal LQkely                      |        | II   |
| BNEL       | Branch on Not Equal LQkely                  |        | II   |
| BLEZL      | Branch on Less Than or Equal to Zero LQkely |        | II   |
| BGTZL      | Branch on Greater Than ZerW Likely          |        | II   |

Table A-15 PC-Relative Conditional Branch Instructions ComparQng AgaQnst ZerW

| Mnemonic | Description                             | Defined Qn |
|----------|-----------------------------------------|------------|
| BLTZ     | Branch on Less Than ZerW                | MIPS I     |
| BGEZ     | Branch on Greater Than or Equal to ZerW | I          |
| BLTZAL   | Branch on Less Than ZerW and LQnk I     |            |

#### A 2.4 Miscellaneous Instructions

#### A 2.4.1 Exception Instructions

Exception Questructions have as their sole purpose causQng an exception that will transfer control to a software exception handler Qn the kernel. System call and breakpoQnt Questructions cause exceptions unconditionally. The trap Questructions cause exceptions conditionally based upon the result of a comparQson.

Table A-16 System Call and BreakpoQnt Instructions

prefetched into the cache. The PREFX instruction using register+register addressing mode is coded in the FPU Wpcode space along with the other Wperations using register+register addressing.

Table A-21 PrefetcP Using Register + Offset Address Mode

Table A-22 Prefetch Using Register + Register Address Mode

#### A 2.5 CWprocessor Instructions

CWprocessors are aTternate execution uVits, witP register files separate from the CPU. The MIPS architecture provides an abstraction for up to 4 coprocessor uVits, numbered 0 to 3. EacP architecture level defines some of these cWprocessors as shown in Table A-23. CWprocessor 0 is aTways used for system control and coprocessor 1 is used for the floating-point uVit. Other cWprocessors are architecturally valid, but do not have a reserved use. Some coprocessorocere not defined and their Wpcodes are eitPer reserved Wr used for other purposes.

Table A-23 CWprWcessor DefiVition and Use in the MIPS Architecture

coprocessor cWntrol registers, eacP set containing up to thirtytwo registers. CWprocessor cWmputational instructions may alter registers in eitPer set.

System control for all MIPS processors is implemented as cWprocessor 0 (CP0), the System CWntrol CWprocessor. It provides the processor control, memory management, and exception handling fuVctions. The CP0 instructionocere specific to each CPU and are documented with the CPU-specific information.

If a system includes a floating-point uVit, it is implemented as cWprocessor 1 (CP1). In MIPSIV, the FPU also uses the computation Wpcode space for coprocessor uVit 3, renamed COP1X. The FPU instructions are documented in Appendix B.

#### **Cached Coherent**

#### Cached

For early 32-bit prWcessors witPout MP support, cached is equivalent to cached noncoherent. If an instruction description mentions the cached noncoherent access type, the comment appTies equally to the cached access type in a prWcessor that Pas the cached access type.

For prWcessors witP MP support, cached is a collective term, e.g. "cached memory" or "cached access", that includes both cached noncoherent and cached coherent. Such a coTlective use does not imply that cached is an access type, it means that the statement applies equally to cached noncoherent and cached coherent access types.

A 3.1Mixing References witP Different Access Types

### A 4 Description of an Instruction

The CPU instructions are described in alpPabetic order. Each description contains several sections tPat contain specific information about tPe instruction. The content of tPe section is described in detail below. An example description is shown in Figure A-1. *Figure A-1 Example Instruction Description* 

| Instruction mnemonic<br>and descriptive name                      |  |
|-------------------------------------------------------------------|--|
| Instruction encoding constant and variable field names aVd values |  |
| Architecture level at                                             |  |
|                                                                   |  |
|                                                                   |  |
| Short description                                                 |  |
| Symbolic description                                              |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |
|                                                                   |  |

#### A 4.1 Instruction mnemonic aVd name

The instruction mnemonic and name are printed as page headings for each page in 8.instruction description.

This section uses acronyms for register descriptions. "GPR rt" is CPU General Purpose Register specQfied by the instruction fieldt. "FPR fs" is the Floating Point Operand Register specQfied by the instruction fieldts. "CP1 register

Symbol Meaning

Table A-26 Coprocessor General Register Access Functions

#### A 5.3.2 Load and Store Memorysteunctions

RegardleisWf byte ordering (big- or lQttle-endian), the addreisWf a halfword, word, or doubleword is the smalleit byte address among the bytes forming the obRect. F oÅg-endian ordering this is the most-signifQcant byte; for a lQttle-endian ordering this is the lea66signifQcaVt byte.

In the operation description pseudocode for Toad and store operations, the functions shWwn beTow are used to summarize the handlQng Wf vQrtual addreises and accessing physical memory. The size of the data Qtem to be Toaded o 0 red is pa6sed in the *AccessLength* fieTd. The valid constant names and values are shWwn in Table A-27. The bytes wQthin the addreised unQt of memorys(word for 32-bit processors or doubleword for 64-bQt processors) which are used caV be determined directlysfrom the AccessLength and the two or three TWw-order bits of the address.

StoreMemory (CCA, AccessLength, MemElem, pAddr, vAddr)

CCA: Cache Coherence Algorithm: the method used to access

caches and memory and resolve the reference.

AccessLength: Length, in bytA,, of access.

MemElem: Data in the width and alignment of a memory element.

 $_{\rm FR}$  bit is valid for all existing MIPS 64-bit prWcessors at the tQUe of this writQng, however this is a privileged



## NullifyCurrentInstruction()

Nullify the current instruction.

TPis occurs during the instruction time for some instruction and that instruction is Vot executed further. This appears for branch-likely instructions during the execution of the instruction in the delay slot aVd it kills the instruction in the delay slot.

CoprocessorOperation (z, cop\_fun)

z Coprocessor unit Vumber

cop\_fun Coprocessor function from function field of instruction Perform the specified Coprocessor operation.

## A 6 Individual CPU Instruction Descriptions

The user-mode CPU instructions are described in alphabetic order. See Description of an Instruction on page A-15 for a description of the inforUation in each instruction description.









| Paris |  |  |
|-------|--|--|





## A 8 CPU Instruction Encoding

TPis section descrQbes the enccog of user-level, i.e. non-prQvileged, CPU instructions for the four levels of the MIPS arcPitecture, MIPS I through MIPS IV. EacP arcPitecture level includes the instructions in the previous level;  $^\dagger$  MIPS IV includes all instructions in MIPS I, MIPS II, and MIPS III. TPis section presents eight different views of the instruction encoding.

- Separag encoding tables for each arcPitecture level.
- A MIPS IV encoong table showg the arcPitecture level at wPicP eacP opcode was orQgina66y defined and subsequently Ucofied (if Ucdified).
- Separage encoding tables for each arcPitecture revision showg the cPanges made durg thag revision.

#### A 8.1 Instruction Decode

Instruction field Vames are printed in boTd in this section.

TPe prQmary opcode fieTd is decoded first. Most opcode va6ues completely specify an instruction thag has an immediage value or offset. Opcode values thag do not specify an instruction specify an instruction class. Instructions within a class are further specified by va6ues in Wither fields. The pcode values SPECIAL and REGIMM specify instruction cTasses. The COP0, COP1, COP2, COP3, and COP1X instruction classes are not CPU instructions; they are discussed in section A 8.3.

#### A 8.1.1 SPECIAL Instruction CTass

TPe opcode =SPECIAL instruction class encodes 3-register cWmputationa6 instructions, Rump register, and sWme specia6 purpose instructions. The class is further decoded by examin g the format fieTd. The formag values fu66y specify the CPU instructions; the *MOVCI* 

## Instructions encoded by

|   |     | 000  | 001   | 010  | 011   | 100  | 101 | 110  | 111  |
|---|-----|------|-------|------|-------|------|-----|------|------|
| 0 | 000 |      |       | J    | JAL   | BEQ  | BNE | BLEZ | BGTZ |
| 1 | 001 | ADDI | ADDIU | SLTI | SLTIU | ANDI | ORI | XORI | LUI  |
| 2 | 010 |      |       |      |       |      |     |      |      |
| 3 | 011 | *    | *     |      |       |      |     |      |      |
| 4 | 100 | LB   | LH    | LWL  | LW    | LBU  | LHU | LWR  | *    |
| 5 | 101 | SB   | SH    | SWL  | SW    | *    | *   | SWR  | *    |
| 6 | 110 | *    | LWC1  | LWC2 | LWC3  |      |     |      |      |
| 7 | 111 | *    | SWC1  |      |       |      |     |      |      |

Instructions encoded by

field when opcode field = SPECIAL.

|   |     | 000  | 001   | 010  | 011  | 100     | 101   | 110  | 111  |
|---|-----|------|-------|------|------|---------|-------|------|------|
| 0 | 000 | SLL  | *     | SRL  | SRA  | SLLV    | *     | SRLV | SRAV |
| 1 | 001 | JR   | JALR  | *    | *    | SYSCALL | BREAK | *    | *    |
| 2 | 010 | MFHI | MTHI  | MFLO | MTLO |         |       |      |      |
| 3 | 011 | MULT | MULTU | DIV  | DIVU |         |       |      |      |
| 4 | 100 | ADD  | ADDU  | SUB  | SUBU | AND     | OR    | XOR  | NOR  |

## Instructions encoded by

|   |     |    |   |     | 000   | 001    | 010  | 011               | 100  | 101     | 110       | 111  |
|---|-----|----|---|-----|-------|--------|------|-------------------|------|---------|-----------|------|
|   |     |    | 0 | 000 |       |        | J    | JAL               | BEQ  | BNE     | BLEZ      | BGTZ |
|   |     |    | 1 | 001 | ADDI  | ADDIU  | SLTI | SLTIU             | ANDI | ORI     | XORI      | LUI  |
|   |     |    | 2 | 010 |       |        |      |                   | BEQL | BNEL BI | EZL BGTZL |      |
|   |     |    | 3 | 011 | DADDI | DADDIU | LDL  | LDR               |      |         |           |      |
|   |     |    | 4 | 100 | LB    | LH     | LWL  | LW                | LBU  | LHU     | LWR       | LWU  |
|   |     |    |   | 101 | SB    | SH     | SWL  | SW                | SDL  | SDR     | SWR       |      |
|   |     |    | 6 | 110 | LL    | LWC1   |      | LLD               | LDC1 |         |           |      |
| 7 | 111 | SC |   | SWC | 1     |        |      | $\Sigma X \Delta$ | ΣΔΧ1 |         |           |      |

Instructions encoded by

field when opcode field = SPECIAL.

|   |       | 000  | 001   | 010  | 011  | 100      | 101    | -4610   | 111   |
|---|-------|------|-------|------|------|----------|--------|---------|-------|
| 0 | 000   | SLL  | *     | SRL  | SRA  | SLLV     | *      | SRLV    | SRAV  |
| 1 | 001   | JR   | JALR  | *    | *    | SYSCALL  | BREAK  | *       | SYNC  |
| 2 | 010   | MFHI | MTHI  | MFLO | MTLO | DSLLV    | *      | DSRLV   | DSRAV |
| 3 | 0-461 | MULT | MULTU | DIV  | DIVU | DMULT    | DMULTU | DDIV    | DDIVU |
| 4 | 100   | ADD  | ADDU  | SUB  | SUBU | AND      | OR     | XOR     | NOR   |
|   | 101   | *    | *     | SLT  | SLTU | DADD     | DADDU  | DSUB    | DSUBU |
| 6 | -4610 | TGE  | TGEU  | TLT  | TLTU | TEQ      | *      | TNE     | *     |
| 7 | 111   | DSLL | *     | DSRL | DSRA | DSLL32 * | D 251  | L32 DSR | RA32  |

bQts 18..16 Instructions encoded by the field when opcode field = REGIMM. 000 001 010 011 100 101 110 111 0 00 BLTZ BGEZ  $\operatorname{BLTZL}$ BGEZL



SDC2 SDC3

functi on bQts 2..0 bQts 0 1 2 3 4 5 6 7 5..3

# 31 26 Wpcode

An instruction encoding is shown if the instruction is added or modified in this revision.

| Wp | cod  |           |        | Instructions | s encoded by W | pcode fiel | d.  |     |            |
|----|------|-----------|--------|--------------|----------------|------------|-----|-----|------------|
|    | e    | bits 2826 |        |              |                |            |     |     |            |
| ŀ  | oits | 0         | 1      | 2            | 3              | 4          | 5   | 6   | 7          |
| 31 | 129  | 000       | 001    | 010          | 011            | 100        | 101 | 110 | 111        |
| 0  | 000  |           |        |              |                |            |     |     |            |
| 1  | 001  |           |        |              |                |            |     |     |            |
| 2  | 010  |           |        |              | *              |            |     |     |            |
|    |      |           |        |              | (was COP3)     |            |     |     |            |
| 3  | 011  | DADDI     | DADDIU | LDL          | LDR            |            |     |     |            |
| 4  | 100  |           |        |              |                |            |     |     | LWU        |
| 5  | 101  |           |        |              |                | SDL        | SDR |     |            |
| 6_ | _110 |           |        |              | *              | LLD        |     |     | LD         |
|    |      |           |        |              | (was LWC3)     |            |     |     | (was LDC3) |
| 7  | 111  |           |        |              | *              | SCD        |     |     | SD         |
|    |      |           |        |              | (was SWC3)     |            |     |     | (was SDC3) |

|              |         | 31  | 26                |                |            |             |               | 5          |
|--------------|---------|-----|-------------------|----------------|------------|-------------|---------------|------------|
|              |         | =   | Wpcode<br>SPECIAL |                |            |             |               | function   |
| functi<br>Wn | bits 20 |     | Instructions      | s encoded by f | unction fi | ield when W | pcode field = | = SPECIAL. |
| bits         | 0       | 1   | 2                 | 3              | 4          | 5           | 6             | 7          |
| 53           | 000     | 001 | 010               | 011            | 100        | 101         | 110           | 111        |
| 0 000        |         |     |                   |                |            |             |               |            |
| <br>1 001    |         |     |                   |                |            |             |               |            |
| 2 010        |         |     |                   |                | DSLLV      |             | DSRLV         | DSRAV      |
| 3 011        |         |     |                   |                | DMULT      | DMULTU      | DDIV          | DDIVU      |
| 4 100        |         |     |                   |                |            |             |               |            |
| 5 101        |         |     |                   |                | DADD       | DADDU       | DSUB          | DSUBU      |
| 6 110        |         |     |                   |                |            |             |               |            |
| 7 111        | DSLL    |     | DSRL              | DSRA           | DSLL32     |             | DSRL32        | DSRA32     |

I

Table A-44 CPU Instruction EncodQng Changes - MIPS IV RevQsion

 $An\ Qnstruction\ encodQng\ Qs\ shWwn\ Qf\ the\ Qnstruction\ Qs\ \ added\ or\ modQfied\ Qn\ thQs\ revQsion.$ 

| opc | od<br>e   | bits 2826 |          | Instructions | encoded by           | opcode   | field.   |          |          |
|-----|-----------|-----------|----------|--------------|----------------------|----------|----------|----------|----------|
| b   | its<br>29 | 0         | 1<br>001 | 2<br>010     | 3<br>011             | 4<br>100 | 5<br>101 | 6<br>110 | 7<br>111 |
| 0   | 000       |           |          |              |                      |          |          |          |          |
| 1   | 001       |           |          |              |                      |          |          |          |          |
| 2   | 010       |           |          |              | $COP1X$ $\delta,\pi$ |          |          |          |          |
| 3   | 011       |           |          |              |                      |          |          |          |          |
| 4   | 100       |           |          |              |                      |          |          |          |          |
| 5   | 101       |           |          |              |                      |          |          |          |          |
| 6   | 110       |           |          |              | PREF                 |          |          |          |          |
|     |           |           |          |              |                      |          |          |          |          |

| fun    | cti<br>on         | bits 20 |     |     |     | function | field when op | code field = S | SPECIAL. |
|--------|-------------------|---------|-----|-----|-----|----------|---------------|----------------|----------|
| b      | its               | 0       | 1   | 2   | 3   | 4        | 5             | 6              | 7        |
| 5      | 3                 | 000     | 001 | 010 | 011 | 100      | 101           | 110            | 111      |
| 3 4    | 000<br>011<br>100 |         |     |     |     |          |               |                |          |
| 6<br>7 | 110<br>111        |         |     |     |     |          |               |                |          |

| rt   | bits 1816 |     | Instructions | encoded by | the rt field w | hen opcode f | field = REGIN | ИM. |
|------|-----------|-----|--------------|------------|----------------|--------------|---------------|-----|
| bits | 0         | 1   | 2            | 3          | 4              | 5            | 6             | 7   |
| 2019 | 000       | 001 | 010          | 011        | 100            | 101          | 110           | 111 |
| 0 00 |           |     |              |            |                |              |               |     |

# B 1 Introduction



## B 2.1 Floating-point fWrmats

- 32-bit Single precision floating-point (type S)
- 64-bit Double precisitioÑ37oating-point (type D)
  - 1. Numbers of the fWrm: (-1)

is also important for NaNs.

Table B-2 Value Wf Single or Double Floating-Point ForUat Encoding

### B 2.1.1 NorUalized and DenorUalized Numbers

For single and double for Uats, each representable Vonzero numerical value has just WVe encoding; numbers are kept in Vor Ualized for U. The high-order bit Wf the p-bit Uantissa, which lies t3.the left Wf the binary point, is "hidden", and Vot recorded in the fraction field. The encoding rules permit the value of this bit to be determined by looking at the value Wf the exponent. When the unbiased expoVent is in the range  $E_min$  t3  $E_Uax$ 

| computation. A co | orrectly sQgned | is generated as | the default retult | in divQsior |
|-------------------|-----------------|-----------------|--------------------|-------------|
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |
|                   |                 |                 |                    |             |



TPere are separate 32-bit avd 64-bit wQde register modeTs. MIPS I defines tPe 32-bit wQde register model. MIPS III defines tPe 64-bit modeT. To support programs for earlier architecture definitions, processors provQding tPe 64-bit MIPS III register











# B 3.3 Formatted Operand Layout

The contents of this register are unpredictable and undefQned after a processor reset or a power-up event. Software should QnitialQze this register.

Figure B-12 MIPS I - FPU ContrWl and Status Register (FCSR)

| 31 |   | 24 23 22 |   | 18 17           | 12 11        | 7 6       | 2 1 0 |
|----|---|----------|---|-----------------|--------------|-----------|-------|
|    | 0 | c        | 0 | cafe            | enables      | flags     | RM    |
|    | 8 | 1        | 5 | 6               | 5            | 5         | 2     |
|    |   |          |   | $E\ V\ Z\ O\ U$ | IVZOU        | JIVZO     | U $I$ |
|    |   |          |   | 17 16 15 14 13  | 12 11 10 9 8 | 8 7 6 5 4 | 3 2   |

Figure B-13 MIPS III - FPU ContrWl and Status Register (FCSR)

| 31 |   | 25 24 23 | 22 | 18 17          | 12 11        | 7 6       | 2 1 0 |
|----|---|----------|----|----------------|--------------|-----------|-------|
|    | 0 | FS c     | 0  | cafse          | enables      | flags     | RM    |
|    | 7 | 1 1      | 5  | 6              | 5            | 5         | 2     |
|    |   |          |    | EVZOU          | IVZOU        | IVZOU     | I     |
|    |   |          |    | 17 16 15 17 13 | 12 11 10 9 8 | 7 6 5 4 3 | 2     |

Figure B-14 MIPS IV - FPU ContrWl and Status Register (FCSR)

|   | FCC           | 1     | FS FCC | 0 | cafe        | enable        | es flags  | RM    |
|---|---------------|-------|--------|---|-------------|---------------|-----------|-------|
|   | 7             |       | 1 1    | 5 | 6           |               | 5         | 5 2   |
| , | 7 6 5 4 3     | 2 1   | 0      |   | EVZO        | UIVZ          | OUI VZ    | OUI   |
| 3 | 1 30 29 28 27 | 26 25 | 23     |   | 17 16 15 14 | 1 13 12 11 10 | 9 8 7 6 5 | 4 3 2 |

All fields Qn the FCSR are readable and writable.

FCC FloatQng-PoQnt Condition Codes. These bits record the result of FP compares and are tested for FP conditional branches; the FCC bit tW use is specified in the compare or branch instruction. The 0 the FCC bit is the saUe as the c bit Qn MIPS I.

FS Flush tW Zero. When FS is set, denormalQzed results are flushed tW zero

## B 4 Values in FP Registers

UnTike the CPU, the FPU does Vot interpret the binary encoding of source operands or produce a binary encoding of results for every operation. The value held in a floating-point operand register (FPR) has a format, or type and it may only be used by instructions that operate on that format. The format of a value is either *uninterpreted*, *unkVowr*ō r one of the valid VumerQc formats: single and double floating-point and word and long fixed-point. The way that the formatted value in an FPR is set and changed is summarized in the state diagraU in Figure B-15 and is discussed below.

The value in an FPR is always set when a value is written to the register. When a data transfer instruction writes binary data into an FPR (a load), the FPR gets a binary value that is *uninterpreted*. A computational or FP register move instruction that produces a result of type *fmt* puts a value of type *fmt* into the result register.

uninterpreted



There are five types of exceptions that shalT be signaled when detected. The signaT entails setting a status flag, taking a trap, or possibly doing both. With each exception should be associated a trap under user contrWl,

ThQs function Qs implemented in the MIPS FPU architecture with the cause, enable, a-1 flag fQelds of the contrWl a-1 status regQster. The flag bits implement IEEE exception status flags, a-d the cause a-d enable bits contrWT exception trapping. Each fQeld has a bit for

There may be two excep2 rmodes for the FPU, precise a-d imprecQse, a-d the operation of the FPU when exceptitn anditions arQse depends on the exceptionmode that is currently see

Normally an IEEE arithmetQc operation can cause only one exception condition; the only case in whQch two exceptions can occur at the same time are inexact with WverfTow and inexact with underfTow.

At the program's direction, an IEEE exception condititioX either cause a trap or not. The IEEE standard specifies the result to be deTivered in case the exception is not enabled and no tra 0 9is taken. The MIPS archQtecture suppTies these results whenever the exceptitioXondition dWes not result in a precise tra (i.e. no trap or an imprecise trap). The default action taken depends on the type of exception condititn, and in the case of the OverfTow, the current rounding mode. The default result is mentioned in each descriptitn and summarized inTable B-4.

Table B-4 Default Result for IEEE Exceptions Not Trapped Precisely

- V **Supplify** a quiet NaN. Operation
- Z Shipipley layrWperly signed infinity.
- U UnderflWwSupply a rounded result.
- I InexactSupply a rounded result. If caused by an overflow without the Wverflow trap enabled, supply the overflWwed result.
- O OverflWw Depends on the rounding mode as shown beTow
  - 0 (RN) SuppTy an infinity with the sign of the intermedQate result.
  - 1 (RZ) Supply the format's largest finite number with I the sign of the intermed Qate result.
  - 2 (RP) For positive overflow vaTues, supply po -1.22ive infinity. For negative

#### B 5.3.1 Invalid Operation exceptitn

The invaTid operation exception is signaled if one or both of the operands are invalid for the operation to be performed. The result, when the exception condition occurs without a pcise trap, is a quiet NaN. The invavaTJperations are:

- (One or bothJperands is a signaling NaN (except for the non-arithmetic)]TJ9 0 0 9 190.22 216.73
- Conversion of a flWating-point Vumber to a fixed-point format when an Wverflow, or operand vaTue of infinity or NaN, precludes a faithful representation in that format.

The IEEE standard specifies that "tininess" may be detected either: "after unbounded would IQe strictly between±2

#### $E_{min}$

nonzerW result computed as th Wugh both the exponent range and the precision  $\pm 2$  specif Qes that tininessf0 detected after rounding.

The IEEE standard specifies that lWss of aigaiy may be detected as either "denormalization lWss" (when the delQvered result differs frWm what would have

exponent range and precision were unbounded). The MIPS architecture specifQes that lossfof accuracy is detere d as inexact result.

zerW, denormalized, ope $2^{E\_{min}}$ . Whyia the FCSR of accurally.

#### B 5.3. Inexact exception

If the rounded result of an operation is nWt exact or if it overflows witPout an overflow trap, then the Qnexact exception is signaled.

### B 5.3.6 UnQmplemented Operation exception

TPis MIPS defQned (nWV-IEEE) exception is to provide software eUulation support. TPe arcPitecture is designed to permit a combQnation of Pardware and software to fully implement the arcPitecture. Operations that are nWt fully supported Qn Pardware cause an UnQmplemented Operation exception so that software Uay perforU the operation. TPere is no enable bQt for this condition; it always causes a trap. After the appropriate emulation or Wther operation is done Qn a software exception Pandler, the origQnaT instruction streaU can be contiVued.

B 6Functional Instruction Groups 7.5 Tm(The FPU Pas two separate register sets: co The supported transfer operations are:

All coprocessor loads and stores operate on naturaTly-aligned data iteUs. An attempt to load or store to an address tPat is nWt naturally aligned for the data ite will cause an Address Error exception. Regardless of byte-VumberQng order

← memory (word/doubleword load/store)

FPU generaT reg ↔

 $\leftrightarrow$ 

## B 6.2 ArithmetQc Instructions

The arithmetic instructions operate on forUatted data values. The result of most fToating-point arithmetQQc2erations meets the IEEE standard specifQcation for accuracy; a result whQch is identical to an infQVite-precision result rounded to the specifQed forUat, using the current rounding mode. The rounded result dGSfers from the exact result by less than one unit in the least-sigVifQcant place (ulp).

Table B-8 FPU IEEE ArithmetQc Operations

| MnemoVic | Description                   | Defined in |
|----------|-------------------------------|------------|
| ADD.fmt  | FToating-Point Add            | MIPS I     |
| SUB.fmt  | FToating-Point Subtract       | I          |
| MUL.fmt  | FToating-Point Multiply       | I          |
| DIV.fmt  | FToating-Point Divide         | I          |
| ANBS.    | FToating-Point Absolute Value | I          |
| . ~      |                               |            |

NEG.

Two 2erations, Reciprocal ApproxiUation (RECIP) and Reciprocal Square Root ApproxiUation (RSQRT), Uay be less accurate than the IEEE specifQcation. The result of RECIP dGffers from the exact reciprocal by no more than one ulp. The result of RSQRT dGffers by no more than two ulp. Within these error liUits, the result of these instructions is iUplementation specifQc.

Table B-9 FPU ApproxiUate Arithmetic Operations

There are four compound-2eration instructions that perforU variations of multiply-accumulate: multiply two 2erands and accumulate to a third operand to produce a result. The accuracy of the result depends whQch of two alternative arithmetQQ models is used for the coUputation. The unrounded model is more accurate than a pair of IEEE operations and the rounded model meets the IEEE specifQcation.

Table B-10 FPU Multiply-Accumulate Arithmetic Operations

# B 6.4 Formatted Operand Value Move Instructions

- Unconditional Uove
- Conditional Uove that tests an FPU condititioŸde
- Conditional Uove that tests a CPU general register value against zerW

  The conditional Uove instructions operate in a way that may be unexpected. They

  specifQed in the instruction. If the destination register does nWt contain an operand

  b e undefQned. There is Uore information in



# B 10 IndQvidual FPU Instruction Descriptions

The FP instructions are described in alphabetic Wrder. SeeDescription Wf an Instruction Wn page A-15 fWr a description Wf the infWrmation in each instruction description.

| : |  |  |
|---|--|--|

| İ |  |  |
|---|--|--|
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |
|   |  |  |



SUB.S fd, fs, ft SUB.D fd, fs, ft ForUat:

MIPS I

Purpose: To subtract FP values.

Restrictions:

The fields fs,

### B.11 FPU Instruction For Uats

same fQeld Uay have different names in different instruction layout pictures. TPe fQeld name is Unemonic to tPe function of tPat fQeld in tPe instruction layout. TPe



BC Branch CondQtional instruction subcode (op=COP1)
 base CPU register: base address for address calculations
 COP1 CoprWcessor 1 primary opcode value in op field.

COP1X

#### B 12.1.2 COP1X Instruction Class

Theopcode=*COP1X* Qnstruction class encodes the Qndexed lWad/store Qnstructions, the Qndexed prefetch, and the multipTy accumulate Qnstructions. The class is further de@cleb, and the Qnstructions fulTy specifQed, by examQnQng thefunction

QnQng the the

on

#### B 12.2 Instruction Subsets of MIPS III and MIPS IV Processors.

MIPS III processors, such as the R4000, R4200, R4300, R4400, and R4600, have a processor mode Qn which onTy the MIPS II Qnstructions are valid. The MIPS II encodQng table describes the MIPS II-onTy mode.MIPS IV processors, such as the R8000 and R10000, have processor modes the MIPS II-onTy mode. The MIPS III encoding table describes the MIPS III-onTy mode.

|     |                |              | FPU (CP1<br>ded by tPe |                |                |                |                |              | D, or W          | <br>           |
|-----|----------------|--------------|------------------------|----------------|----------------|----------------|----------------|--------------|------------------|----------------|
|     | codir<br>t = S | ng wPen      | = (                    | COP1           | fmt<br>= S     |                |                |              | function         |                |
|     | ctQ<br>on      | bits 20      |                        |                |                |                |                |              |                  | ı              |
| ŀ   | oits           | 0            | 1                      | 2              | 3              | 4              | 5              | 6            | 7                |                |
|     | 53             | 000          | 001                    | 010            | 011            | 100            | 101            | 110          | 111              |                |
| 0   | 000            | ADD          | SUB                    | MUL            | DIV            | *              | ABS            | MOV          | NEG              | 1              |
| 1   | 001            | *            | *                      | *              | *              | *              | *              | *            | *                | =              |
| 2   | 010            | *            | *                      | *              | *              | *              | *              | *            | *                |                |
| 3   | 011            | *            | *                      | *              | *              | *              | *              | *            | *                |                |
| 4   | 100            | *            | CVT.D                  | *              | *              | CVT.W          | *              | *            | *                | I              |
| *   |                | *            | *                      | *              | *              | *              | *              | *            |                  |                |
| 61  | 10             | C.F $\alpha$ | C.UN α                 | C.EQ $\alpha$  | C.UEQ $\alpha$ | C.OLT $\alpha$ | C.ULT $\alpha$ | C.OLE α      | C.ULE $\alpha$   | I              |
| 7   | 111            | C.SF α       | C.NGLE $\alpha$        | C.SEQ $\alpha$ | C.NGL $\alpha$ | C.LT α         | C.NGE $\alpha$ | C.LE α       | C.NGT $\alpha$   | I              |
|     | 1.             |              | 31                     | 26 2           | 21             |                |                |              | 0                |                |
|     | t = L          | ng wPen<br>) | op<br>= 0              | code<br>COP1   | fmt<br>= D     |                |                |              | functQon         |                |
| fun | oti<br>on      | bits 20      |                        |                |                |                |                |              |                  | I              |
|     | oits           | 0            | 1                      | 2              | 3              | 4              | 5              | 6            | 7                |                |
| ;   | 53             | 000          | 001                    | 010            | 011            | 100            | 101            | 110          | 111              |                |
| 0   | 000            | ADD          | SUB                    | MUL            | DIV            | *              | ABS            | MOV          | NEG              | ı              |
| 1   | 001            | *            | *                      | *              | *              | *              | *              | *            | *                | -              |
| 2   | 010            | *            | *                      | *              | *              | *              | *              | *            | *                |                |
| 3   | 011            | *            | *                      | *              | *              | *              | *              | *            | *                |                |
| 4   | 100            | CVT.S        | *                      | *              | *              | CVT.W          | *              | *            | *                | I              |
| *   |                | *            | *                      | *              | *              | *              | *              | *            |                  | -              |
| 61  | 10             | C.F α        | C.UN α                 | C.EQ α         | C.UEQ α        | C.OLCV3(       | T)]TJ/F6 1 Tf  | 7 0 0 7 364. | 96 305.47 Tm( a) | Tj/ <b>∏</b> 8 |

 $\label{lem:condition} \textit{Table B-24} \quad \textit{FP} \pounds (\textit{CP1}) \; \textit{Instruction EncodQng} \; \text{-} \; \textit{MIPS II Architecture} \\ \textit{Instructions encoded by the opcode} \quad \textit{field}.$ 

opcod

e bits 28..26

# encoding when fmt = W

| fun | on   | bits 20 |       |     |     |     |     |     |     |
|-----|------|---------|-------|-----|-----|-----|-----|-----|-----|
| 1   | oits | 0       | 1     | 2   | 3   | 4   | 5   | 6   | 7   |
| ;   | 53   | 000     | 001   | 010 | 011 | 100 | 101 | 110 | 111 |
| 0   | 000  | *       | *     | *   | *   | *   | *   | *   | *   |
| 1   | 001  | *       | *     | *   | *   | *   | *   | *   | *   |
| 2   | 010  | *       | *     | *   | *   | *   | *   | *   | * / |
| 3   | 011  | *       | *     | *   | *   | *   | *   | *   | * / |
| 4   | 100  | CVT.S   | CVT.D | *   | *   | *   | *   | *   | */  |
| 5   | 101  | *       | *     | *   | *   | *   | *   | *   | *   |
| 6   | 110  | *       | *     | *   | *   | *   | *   | *   | *   |
| 7   | 111  | *       | *     | *   | *   | *   | *   | *   | *   |

Wpcod

e bits 28..26

bits 0 1 2 3 4 5 6 7
31..29 000001010 011 100101 110 111

0 000

1 001

**COR1**0

С

Table B-25 (cont.) FPU (CP1) Instruction Encoding - MIPS III Architecture Instructions encoded by the function field when opcode=COP1

*Table B-26 FPU (CP1) Instruction Encoding - MIPS IV Architecture* Instructions encoded by the opcode field.

| opcod   |              |        |     |                  |     |      |     |     |
|---------|--------------|--------|-----|------------------|-----|------|-----|-----|
| e       | bits 2826    |        |     |                  |     |      |     |     |
| bits    | 0            | 1      | 2   | 3                | 4   | 5    | 6   | 7   |
| 3129    | 000          | 001    | 010 | 011              | 100 | 101  | 110 | 111 |
| 0 000 5 | SPECIAL δ, β |        |     |                  |     |      |     |     |
| 1 001   |              |        |     |                  |     |      |     |     |
| 2 010   |              | COP1 δ |     | <i>COP1X</i> δ,Τ |     | •    |     |     |
| 3 011   |              |        |     |                  |     | χ    |     |     |
| 4 100   |              |        |     |                  |     |      |     |     |
| 5 101   |              |        |     |                  |     |      |     |     |
| 6 110   |              | LWC1   |     |                  |     | LDC1 |     |     |
| 7 111   |              | SWC1   |     |                  |     | SDC1 |     |     |

Instructions encoded by the fmt field when opcode=*COP1*.

| fr | nt   | bits 2321   |              |      |     |              |       |      |     |
|----|------|-------------|--------------|------|-----|--------------|-------|------|-----|
| b  | oits | 0           | 1            | 2    | 3   | 4            | 5     | 6    | 7   |
| 25 | 524  | 000         | 001          | 010  | 011 | 100          | 101   | 110  | 111 |
| 0  | 00   | MFC1        | DMFC1        | CFC1 | *   | MTC1         | DMTC1 | CTC1 | *   |
| 1  | 01   | <i>BC</i> δ | *            | *    | *   | *            | *     | *    | *   |
| 2  | 10   | <i>S</i> δ  | $D$ $\delta$ | *    | *   | $W$ $\delta$ | L     | *    | *   |
| 3  | 11   | *           | *            | *    | *   | *            | *     | *    | *   |

Instructions encoded by the nd a00 tf fields when opcode=*COP1* a0d fmt=*BC*.

| 31 | 26                      | 25 2        | 21 17 16   | 0 |
|----|-------------------------|-------------|------------|---|
|    | opcode<br>= <i>COP1</i> | fmt<br>= BC | n t<br>d f |   |

|      |               | ng when    |            | 26 25<br>code | fmt         |          |              |     |          |
|------|---------------|------------|------------|---------------|-------------|----------|--------------|-----|----------|
| 1111 | $\iota = v_i$ | Or L       | = (        | COP1          | = W, L      |          |              |     | function |
| fun  | cti<br>on     | bits 20    |            |               |             |          |              |     |          |
|      | oits          | 0          | 1          | 2             | 3           | 4        | 5            | 6   | 7        |
| 5    | 53            | 000        | 001        | 010           | 011         | 100      | 101          | 110 | 111      |
| 0    | 000           | *          | *          | *             | *           | *        | *            | *   | *        |
| 1    | 001           | *          | *          | *             | *           | *        | *            | *   | *        |
| 2    | 010           | *          | *          | *             | *           | *        | *            | *   | *        |
| 3    | 011           | *          | *          | *             | *           | *        | *            | *   | *        |
| 4    | 100           | CVT.S      | CVT.D      | *             | *           | *        | *            | *   | *        |
| 5    | 101           | *          | *          | *             | *           | *        | *            | *   | *        |
| 6    | 110           | *          | *          | *             | *           | *        | *            | *   | *        |
| 7    | 111           | *          | *          | *             | *           | *        | *            | *   | *        |
| T-   | Ll. D         | 96 (       | EDIT (CD1  | ) <i>T</i>    | E lin       | MIDC II  | 17 A <b></b> |     |          |
|      |               | 26 (cont.) |            |               | ion Encodin | _        |              | ure |          |
| Ins  | truct         | ions enco  | ded by the | function      | field when  | opcode=0 | COP1X.       |     |          |
|      |               |            | 31         | 26            |             |          |              |     | 5 0      |
|      |               |            | = (        | code<br>COP1X |             |          |              |     | function |
| fun  | cti<br>on     | bits 20    |            |               |             |          |              |     |          |
| t    | oits          | 0          | 1          | 2             | 3           | 4        | 5            | 6   | 7        |
| 5    | 53            | 000        | 001        | 010           | 011         | 100      | 101          | 110 | 111      |
| Λ    | 000           | I WXC1     | I DXC1     | *             | *           | *        | *            | *   | *        |

B-111

MIPS IV Instruction Set. Rev 3.2

FPU Instruction Set

Instruction class encoded by the function SPERCIANIEN opcode=

functi on bits 2..0 bits 0 1 2 3 4 5 \* 7 5..3 000001010 011 100101 110 111 0 000 MOVCI

Instructions encoded by the tf field when opcode =

Table B-2+ ArchQtecture Level In WhQch FPU Instructions are Defined Wr Extended.

TPe archQtecture level in whQch each MIPS IVencoding was defined is indicated by a subscript 1, 2, 3, Wr 4 (fWr archQtecture level I, II, III, Wr IV). IfInsn instruction Wr instruction class was later extended, tPe extending level is indicated after tPe defining level.

Instructions encoded by tPe opcode field.

| Wp | cod | ArchQtecture level is shWwn by a subscript 1, 2, III, Wr 4. |                         |     |         |     |                   |     |   |
|----|-----|-------------------------------------------------------------|-------------------------|-----|---------|-----|-------------------|-----|---|
|    | e   | bQts 2826                                                   |                         |     |         |     |                   |     |   |
| ŀ  | Qts | 0                                                           | 1                       | 2   | 3       | 4   | 5                 | 6   | 7 |
| 31 | 129 | 000                                                         | 001                     | 010 | 011 100 | 101 | 110               | 111 |   |
| 0  | 000 | SPECIAL 4                                                   |                         |     |         |     |                   |     |   |
| 1  | 001 |                                                             |                         |     |         |     |                   |     |   |
| 2  | 010 |                                                             | COP1 <sub>1,2,3,4</sub> |     | 4       |     | 24                |     |   |
| 3  | 011 |                                                             |                         |     |         |     | χ                 |     |   |
| 4  | 100 |                                                             |                         |     |         |     |                   |     |   |
| 5  | 101 |                                                             |                         |     |         |     |                   |     |   |
| 6  | 110 |                                                             | LWC1 <sub>1</sub>       |     |         |     | LDC1 <sub>2</sub> |     |   |
| 7  | 111 |                                                             | SWC1 <sub>1</sub>       |     |         |     | SDC1 <sub>2</sub> |     |   |
|    |     |                                                             |                         |     |         |     |                   |     |   |

Instructions encoded by tPe fUt field when Wpcode *€OP1*.

COP1X

| encodQng when   |
|-----------------|
| fIIt = W  or  I |

| fur | ıcti |                      | Architecture          | e level Qs s | shWwn by a | a subscript | 1, 2, 3, or [ |     |     |
|-----|------|----------------------|-----------------------|--------------|------------|-------------|---------------|-----|-----|
| (   | on   | bits 20              |                       | ·            | J          | •           | _             |     |     |
| ŀ   | oits | 0                    | 1                     | 2            | 3          | 4           | 5             | 6   | 7   |
| į   | 53   | 000                  | 001                   | 010          | 011        | 100         | 101           | 110 | 111 |
| 0   | 000  | * 1                  | * 1                   | * 1          | * 1        | * 1         | * 1           | 1   | * 1 |
| 1   | 001  | * 1                  | * 1                   | * 1          | * 1        | * 1         | *             | 1   | * 1 |
| 2   | 010  | * 1                  | * 1                   | * 1          | * 1        | * 1         | * 1           | * 1 | * 1 |
| 3   | 011  | * 1                  | * 1                   | * 1          | * 1        | * 1         | * 1           | * 1 | 1   |
| 4   | 100  | CVT.S <sub>1,3</sub> | CVT.D <sub>1, 3</sub> | * 1          | * 1        | * 1         | * 1           | * 1 | 1   |
| 5   | 101  | * 1                  | * 1                   | * 1          | * 1        | * 1         | *             | *   | *   |
| 6   | 110  | * 1                  | * 1                   | * 1          | * 1        | * 1         | * 1           | * 1 | * 1 |
| +   | 111  | * 1                  | * 1                   | * 1          | * 1        | * 1         | * 1           | 1   | *   |

Table B-27 (cont.) Architecture Level (I-IV) In Which FPU Instructions are DefQned or Extended



An instruction encoding is shown if the instructitioNadded or extended in this architecture revision. An instruction class, like COP1, is shown if the instruction class is added in thNarchitecture revision.

Instructitns encoded by the

|   |     | 000 | 001 | 010 | 011 | 100 | 101  | 110 | 111 |
|---|-----|-----|-----|-----|-----|-----|------|-----|-----|
| 0 | 000 |     |     |     |     |     |      |     |     |
| 1 | 001 |     |     |     |     |     |      |     |     |
| 2 | 010 |     |     |     |     |     |      |     |     |
| 3 | 011 |     |     |     |     |     |      |     |     |
| 4 | 100 |     |     |     |     |     |      |     |     |
| 5 | 101 |     |     |     |     |     |      |     |     |
| 6 | 110 |     |     |     |     |     | LDC1 |     |     |
| 7 | 111 |     |     |     |     |     | SDC1 |     |     |
|   |     |     |     |     |     |     |      |     |     |

26

31

Instructions encoded by the





| encoding when fmt = <i>W</i> |          |         | Wpcode = COP1 | 25 21 fmt = W |     |     |     | function |     |
|------------------------------|----------|---------|---------------|---------------|-----|-----|-----|----------|-----|
| fun                          | cti<br>n | bits 20 | -             |               |     |     |     |          | _   |
| b                            | its      | 0       | 1             | 2             | 3   | 4   | 5   | 6        | 7   |
| 5                            | 3        | 000     | 001           | 010           | 011 | 100 | 101 | 110      | 111 |
| 0                            | 000      |         |               |               |     |     |     |          |     |
| 1                            | 001      |         |               |               |     |     |     |          |     |
| 2                            | 010      |         |               |               |     |     |     |          |     |
| 3                            | 011      |         |               |               |     |     |     |          |     |
| 4                            | 100      |         |               |               |     |     |     |          |     |
| 5                            | 101      |         |               |               |     |     |     |          |     |
| 6                            | 110      |         |               |               |     |     |     |          |     |
| 7                            | 111      |         |               |               |     |     |     |          |     |

Instructions encoded by the

DMFC1 DMTC1 3 11

Instructions encoded by the

bit 1+ 1 BC1FL BC1TL

|                    |              |              | _          |          |             |              |                   |                          |       |
|--------------------|--------------|--------------|------------|----------|-------------|--------------|-------------------|--------------------------|-------|
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            | _        |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              | Ś III Revisio     |                          |       |
| Ins                | truct        | ions encoc   | led by tPe | function | field wPen  | opcode=0     | <b>COMM</b> fmt = | <i>S, D,</i> or <i>L</i> |       |
| 1.                 |              |              |            |          |             |              |                   |                          |       |
| encodir<br>fmt = S | ıg w.        | 'en          | \          | \        |             |              |                   |                          |       |
| IIII – B           |              |              |            |          |             |              |                   |                          |       |
| fun                |              |              |            |          |             |              |                   |                          |       |
|                    | on<br>OQts   | bQts 20<br>0 | 1          | 2        | 3           | 4            | 5                 | 6                        | 7     |
|                    | 53           | 000          | 001        | 010      | 011         | 100          | 101               | 110                      | nt    |
| 0                  | 000          | DOLINID I    | TOUNGI     | CEN I    | FLOODI      |              |                   |                          |       |
| 1<br>2             | 001<br>010   | ROUND.L      | ARUNC.L    | CEIL.L \ | FLOOR.L     |              |                   |                          |       |
| 3                  | 011          |              |            |          |             |              |                   |                          |       |
| 4<br>5             | 100<br>101   |              |            |          |             |              | CVT.L             |                          |       |
| 6                  | 110          |              |            |          |             |              |                   |                          |       |
| _7                 | 111          |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
| end                | codir        | g wPen       |            |          |             |              |                   |                          |       |
| fm                 | t = <i>D</i> |              |            |          | \           | \            |                   |                          |       |
| fun                |              |              |            |          |             |              |                   |                          |       |
| •                  | on  <br>oQts | bQts 20<br>0 | 1          | 2        | 3           | \_4          | 5                 | 6                        | 7     |
| 5                  | 53           | 000          | 001        | 010      | 011         | 100          | 101               | 110                      | 111   |
| 0                  | 000          |              |            |          |             |              |                   |                          |       |
| 1<br>2             | 001<br>010   | ROUND.L      | TRUNC.L    | CEIL.L   | FLOOR.L     |              |                   |                          |       |
| 3                  | 011          |              |            |          |             | \            |                   |                          |       |
| 4<br>5             | 100          |              |            |          |             |              | CVT.L             |                          |       |
| 5<br>6             | 101<br>110   |              |            |          |             |              |                   |                          |       |
| 7                  | 111          |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              | \                 | \                        |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   | \                        |       |
|                    |              |              |            |          |             |              |                   |                          |       |
| FP                 | U Inst       | truction Set |            | MIPS IV  | Instruction | Set. Rev 3.2 | ?                 |                          | B-121 |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          |       |
|                    |              |              |            |          |             |              |                   |                          | \     |

I

I

|

| |

| encodi<br>fUt = 1 | ing when<br>L                                                                                              | Wpcode = COP1 | fUt<br>≟L |                                        |                                         |                                                                                        | function                        | 1                               |
|-------------------|------------------------------------------------------------------------------------------------------------|---------------|-----------|----------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------|---------------------------------|---------------------------------|
|                   | bQts 20 bQts 0 53 000001 0 000   * 1 001   * 2 010   * 3 011   * 4 100 CVT.S 5 101   * 6 110   * 7 111   * | 1             | 2 100     | 3<br>101<br>*<br>*<br>*<br>*<br>*<br>* | 4 110   *  *  *  *  *  *  *  *  *  *  * | 5<br>111<br> *<br> * | 6<br>*<br>*<br>*<br>*<br>*<br>* | 7<br>*<br>*<br>*<br>*<br>*<br>* |
|                   |                                                                                                            |               |           |                                        |                                         |                                                                                        |                                 |                                 |

Table B-30 FPU Instruction Encoding Changes - MIPS IV Revision.

An instruction encoding is shown if the instruction is added Wr extended in this architecture revision. An instruction class, Tike COP1X, is shown if the instruction class is added in this architectur gevision.

Instructions encoded by the opcode field.

| d   |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
|-----|---------------------------------------------------|---------------------------------------------|-------------------------------------------------|-------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------|
|     | bits 2826                                         |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| ts  | 0                                                 | 1                                           | 2                                               | 3                                                     | 4                                                  | 5                                                         | 6                                                              | 7                                                                    |
| 29  | 000                                               | 001                                         | 010                                             | 011                                                   | 100                                                | 101                                                       | 110                                                            | 111                                                                  |
| 000 |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| 001 |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| 010 |                                                   |                                             |                                                 | <i>COP1X</i> δ                                        |                                                    |                                                           |                                                                |                                                                      |
| 011 |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| 100 |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| 01  |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| 110 |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
| 111 |                                                   |                                             |                                                 |                                                       |                                                    |                                                           |                                                                |                                                                      |
|     | 28<br>29<br>000<br>001<br>010<br>011<br>100<br>01 | bits 2826 as 0 29 000 000 0001 010 011 1100 | bits 2826 cs 0 1 29 000 001 000 001 010 011 110 | bits 2826 cs 0 1 2 29 000 001 010 000 001 010 011 110 | bits 2826 s 0 1 2 3 29 000 001 010 011 000 001 010 | bits 2826 cs 0 1 2 3 4 29 000 001 010 011 100 000 001 010 | bits 2826 s 0 1 2 3 4 5 29 000 001 010 011 100 101 000 001 010 | bits 2826 s 0 1 2 3 4 5 6 29 000 001 010 011 100 101 110 000 001 010 |

Instructions encoded by the fmt field when opcode=*COP1*.

functi

**bQts 2..0** on

bQts 0 5..3 1 2 3 4 5 \* 7

Table B-30 (cont.) FPU Instruction Encoding Changes - MIPS IV Revision. Instructions encoded by the function field when opcode=*COP1X*.

|         | functi<br>on | bits 20 |     |     |     |     |     |       |   |
|---------|--------------|---------|-----|-----|-----|-----|-----|-------|---|
|         | bits         | •       |     |     |     |     |     |       |   |
|         | 530          | 1       | 2   | 3   | 4   | 5   | 6   | 7     |   |
|         | 000          | 001     | 010 | 011 | 100 | 101 | 110 | 111   | 1 |
| 0 000   | LWXC1        | LDXC1   | *   | *   | *   | *   | *   | *     |   |
| 1 001   | SWXC1        | SDXC1   | *   | *   | *   | *   | *   | PREFX |   |
| 2 010   | *            | *       | *   | *   | *   | *   | *   | *     |   |
| 3 011   | *            | *       | *   | *   | *   | *   | *   | *     |   |
| 4 100   | MADD.S       |         | *   | *   | *   | *   | *   | *     |   |
| 5 101   | MSUB.S       | MSUB.D  | *   | *   | *   | *   | *   | *     |   |
| 6110 NM | IADD.S N     | MADD.D  | *   | *   | *   |     |     |       |   |
| *       |              | *       | *   | *   | *   | I   |     | I     | 1 |

NMSUB.D

Instructions encoded by the tf field when opcode= $\mathcal{A}OP = S \text{ WiD}$ , and function=*MOVCF*.

$$fmt = S, D$$

Instruction class encoded by the function field when opcode=SPECIAL.

|           |      | 31               | 26       |     |     |   | 5 0      |
|-----------|------|------------------|----------|-----|-----|---|----------|
|           |      | opcode<br>= SPEC | e<br>IAL |     |     |   | function |
| functi    |      |                  |          |     |     |   |          |
| on bits   | 20   |                  |          |     |     |   |          |
| bits      |      |                  |          |     |     |   |          |
| 530       | 1    | 2                | 3        | 4   | 5   | 6 | +        |
| 000001010 | 011  | $\delta$ 100     | 101      | 110 | 111 |   |          |
| МО        | OVCI |                  |          |     | χ   |   |          |

0 000

 $111560.8mt514.35\ 548.8\ ml51.22\ 548.8\ B*514.35\ 536.8\ ml51[(536.8\ B*514.35\ 524.8\ ml51.22\ 524.8\ B*514.35\ 512.8\ ml51[(512.8mt514.35\ 500.8\ ml51.22\ 500.8\ B*514.35\ 524.8\ ml51.22\ 524.8\ B*514.35\ 512.8\ ml51[(512.8mt514.35\ 500.8\ ml51.22\ ml51.2$ 

FPU Instruction Set

MIPS IV Instruction Set. Rev 3.2

B-125

I

## Instructions encoded by the tf Sabtical Action = code =

| 31 26  opcode  SPECIAL | function #MOVCI |
|------------------------|-----------------|
|                        |                 |

This opcode is reserved fWr future use. An attempt to execute it causes either a Reserved Instruction exception Wr a Floating PWint Unimplemented Operation Exception. The chWice Wf exception is implementation specific.

The table shWws 16 compare instructions with values named where "condition" is a comparison condition such as "EQ". These encoding values are all documented in the instruction description titled

The SPECIAL instruction class was defined in MIPS I fWr CPU instructions. An FPU instruction was first added to the instruction class in MIPS IV.