| $\operatorname{Bit}$                                        | Decimal |         | Hex    |     |
|-------------------------------------------------------------|---------|---------|--------|-----|
| 0                                                           | 1       |         | 1      |     |
| 1                                                           | 2       |         | 16     |     |
| 2                                                           | 4       |         | 256    |     |
| 3                                                           | 8       |         | 4096   |     |
| 4                                                           | 16      |         | 65.536 |     |
| 5                                                           | 32      |         | Hex    |     |
| 6                                                           | 64      |         | Hex    |     |
| 7                                                           | 128     |         | Hex    |     |
| 8                                                           | 256     |         | Hex    |     |
| 9                                                           | 512     |         | Hex    |     |
| 10                                                          | 1024    |         | Hex    |     |
| 11                                                          | 2048    |         | Hex    |     |
| 12                                                          | 4096    |         | Hex    |     |
| 13                                                          | 8192    |         | Hex    |     |
| 14                                                          | 16.384  |         | Hex    |     |
| 15                                                          | 32.768  |         | Hex    |     |
| 16                                                          | 65.536  |         | Hex    |     |
| Binary                                                      |         | Decimal |        | Hex |
| 0000                                                        |         | 0       |        | 0   |
| 0001                                                        |         | 1       |        | 1   |
| 0010                                                        |         | 2       |        | 2   |
| 0011                                                        |         | 3       |        | 3   |
| 0100                                                        |         | 4       |        | 4   |
| 0101                                                        |         | 5       |        | 5   |
| 0110                                                        |         | 6       |        | 6   |
| 0111                                                        |         | 7       |        | 7   |
| 1000                                                        |         | 8       |        | 8   |
| 1001                                                        |         | 9       |        | 9   |
| 1010                                                        |         | 10      |        | a   |
| 1011                                                        |         | 11      |        | b   |
| 1100                                                        |         | 12      |        | c   |
| 1101                                                        |         | 13      |        | d   |
| 1110                                                        |         | 14      |        | e   |
| 1111                                                        |         | 15      |        | f   |
|                                                             |         |         |        |     |
| $\rightarrow$ OR $\rightarrow$ AND $\rightarrow$            |         |         |        |     |
|                                                             |         |         |        |     |
| XOR —                                                       |         |         |        |     |
|                                                             |         |         |        |     |
| $50 mod 3 \rightarrow 50/3 = 16.6667$                       |         |         |        |     |
| $\rightarrow$ 16 6667 $\rightarrow$ 16 $\rightarrow$ 0 6667 |         |         |        |     |

 $50mod3 \rightarrow 50/3 = 16.666'$   $\rightarrow 16.6667 - 16 = 0.6667$   $\rightarrow 0.6667 * 3 = 2$  $lw \rightarrow longest insn.$ 

```
module coffee mealv(
                                                               always @(*) begin
    input clk,
                                                               case (state_curr)
                                                                   STAT1: begin
    input reset,
    input insert,
                                                                       case (coins)
   input [1:0] coins,
                                                                       COIN1: begin
    output reg coffee,
                                                                           state_next = STAT2;
    output [2:0] state_display
                                                                           coffee_next = 0;
                                                                       COIN2: begin
    localparam STATO = 0,
                                                                           state_next = STAT0;
    STAT1 = 1,
                                                                           coffee_next = 1;
    STAT2 = 2;
                                                                       default: begin
    localparam COINO = 2'b00,
                                                                           state_next = STAT1;
       COIN1 = 2'b10,
                                                                           coffee_next = 0;
       COIN2 = 2'b01;
                                                                       end
                                                                       endcase
                                                                    end
    reg insert_prv;
    reg [2:0] state_next;
                                                                   STAT2: begin
    reg [2:0] state_curr;
                                                                       case (coins)
    reg coffee_next;
                                                                       COIN1: begin
                                                                           state_next = STAT0;
    assign state_display = state_curr;
                                                                           coffee_next = 1;
                                                                       end
                                                                       COIN2: begin
    //reset active HIGH
                                                                            state_next = STAT1;
    //transition on: insert HIGH 88 clock edge
                                                                           coffee_next = 1;
    //Update output on: posedge clk
                                                                       default: begin
    //Initial state -> coins is 0
                                                                           state_next = STAT2;
    always @(posedge clk) begin
                                                                           coffee_next = 0;
        //Reset?
       if(reset) begin
                                                                       endcase
            insert_prv <= 1'b0;</pre>
                                                                    end
            coffee <= 1'b0;
            state_curr <= 1'b0;
                                                                    //State 0
                                                                   default: begin
       else if (insert && ~insert_prv) begin
                                                                       case (coins)
                                                                       COIN1: begin
            insert_prv <= insert;</pre>
            state_curr <= state_next;
                                                                           state_next = STAT1;
           coffee <= coffee_next;
                                                                           coffee_next = 0;
       else begin
                                                                       COIN2: begin
            insert_prv <= insert;</pre>
                                                                           state_next = STAT2;
            state_curr <= state_curr;
                                                                           coffee_next = 0;
            coffee <= coffee;</pre>
       end
                                                                       default: begin
    end
                                                                           state_next = STAT0;
                                                                           coffee_next = 0;
                                                                       end
                                                                       endcase
                                                                   end
                                                               endcase
                                                            endmodule
```

```
$display : print the immediate values
$strobe : print the values at the end of the current timestep
$monitor : print the values at the end of the current timestep if any values changed.
$monitor can only be called once; sequential call will override the previous.
$write : same as $display but doesn't terminate with a newline (\n)
$display("display a:%h b:%h @ %Ot", a, b, $time);

%d -> decimal %t -> time %h -> hex %b -> binary %f -> real %c -> char %s -> string
$finish(i) -> Exit + Prints simulation time and location
$time -> Scaled Time Integer
$stime -> Scaled Time Real
```

## Isns Reg Order

## Twos compliment

- 1. Make it bin 5 = 0101
- 2. NOT it 1010
- 3. Add 1 1011
- 4. fill out with 1\u00e1 111111111011

## Cache Timing

CPI = average number of cycles per instruction;

 $T_{exec} = N_{instr} \times CPI \times T_{cycle};$ 

 $CPI = CPI_{ideal} + CPI_{stall};$ 

For pipelined processor:  $CPI_{ideal} = 1$ ;

 $CPI_{stall} = \%$  reads x miss\_rate\_read x miss\_spenalty\_read + %writes x miss\_rate\_write x miss\_penalty\_write;

Cache misses increase CPI by adding stall cycles;

Averge Memory access time = Time for a hit + Miss rate x Miss penalty

## Cache Addressing

Address\_size = N\_tag\_bits + N\_index\_bits + N\_word\_offset\_bits + Byte\_offset;

 $N\_blocks\_in\_cache = 2^{N\_index\_bits};$ 

 $Direct\_memory \rightarrow associativity = 1;$ 

Cache\_size = N\_blocks\_in\_cache \* associativity \* (N\_bits\_in\_word \* N\_words\_in\_block + N\_tag\_bits + Valid\_bit + dirty\_bit);









12: Lbl1: add t0, t2, t3 16: add s1, s2, s3 20: sub s0, s2, s3 PC → 24: bne s0, s1, Lb TU/e

Two ways to generate immediate value for binary instruction:

