

@

miao.sun@ntu.edu.sg



17521316489



Singapore

### **KEYWORDS**

# **Digital Circuit Design**

- Domain-Specific Accelerator
- DLA SoC
- SPAD Imaging Depth
   Completion Single-Point Imaging

### **Skills:**

### **Programming Languages:**

- Verilog,
- · Python,
- MATLAB

### **Tools:**

- Pytorch,
- Spyglass,
- Verdi,
- Synospys,
- Vivado

# MIAO SUN

# **PROFESSIONAL SUMMARY**

Say hello here! My name is Miao Sun. I am currently a Research Fellow in the College of Electrical and Electronic Engineering at Nanyang Technological University (NTU), Singapore. I received my PhD in Autumn 2023 from the School of Microelectronics at Fudan University, where I was mentored by Prof. Patrick Yin Chiang. My research focuses on digital circuit and system design for SPAD (Single-Photon Avalanche Diode)-based imaging platform and depth completion technology. Following a year dedicated to advancing metalens-based LiDAR imaging systems at NTU, I am eager to explore further opportunities in digital circuit design. I am actively seeking academic roles that focus on digital system design, digital processing, and near-sensor applications. Passionate about pushing the boundaries of chip design, I aim to collaborate with leading experts in integrated circuits worldwide. I am open to discussions and would appreciate any recommendations!

## **ACADEMIC BIOGRAPHY**

During her doctoral studies, Dr. Sun specialized in the design and implementation of a dedicated accelerator chip for deep sensor imaging algorithms. As the lead author, I developed a dToF (direct time-of-flight) depth completion accelerator, successfully fabricating and validating it using the 40nm process technology from Semiconductor Manufacturing International Corporation (SMIC). My research was published in the journal TCAS-II. Additionally, I proposed a novel single-point imaging system based on dToF. This system utilized monocular depth imaging algorithms derived from RGB images to precisely reconstruct depth images from the full histogram produced by the depth sensor, marking a unique advancement in single-point depth sensor imaging.

# **EDUCATION BACKGROUND**

August 2018 - August 2023

Microelectronics College, Fudan University - Ph. D., Shanghai, China

**Title**: Research and Design of SPAD and depth completion Technology based LiDAR Chip and System.

Supervisors: Prof. Patrick Yin Chiang

Grade: CGPA: 3.42

Honor: Outstanding Graduates from Fudan University

August 2014 - August 2018

EEE College, Southwest University - Bachelor, Chongqing, China

**Title**: Circuit implementation of digitally programmable transconductance

amplifier in analog simulation of reaction-diffusion neural model.

Grade: CGPA: 3.81

Honor: Outstanding Graduates from Chongqing

### PROJECT EXPERIENCE

### • Depth-Completion Neural Network Accelerator SoC

Working as the designer and architect of the deep completion accelerator SoC. Be responsible for evaluating the feasibility of network quantification, proposing the dedicated hardware acceleration scheme, and participating in the front-end design. Collaborating with the SPAD imaging team to combine a 32x32 SPAD array with a neural network to achieve depth completion for VGA-resolution depth images. I am also responsible for the training and quantization of the depth completion neural network and designing the hardware structure of accelerators. For non-convolutional operations, I introduce a RISC-V core with vector accelerators to process them. Finally, it has been verified through chip type out and real-time imaging can be achieved, which is currently the only acceleration work in the depth correction application track for LiDAR.

### Single-Point dToF sensor Imaging based on RGB-guided Super-Resolution neural network

Be responsible for the proposal of ideas, the scheme design of the single point imaging system, the evaluation of accelerator network structure, and participating in front-end design work. In this work, the 256 SPADs from a 16x16 dToF sensor were combined to capture global depth information and the prediction result of the depth estimation neural network in monocular imaging was improved to output a more accurate depth image. Ultimately, the system achieved real-time imaging of 228x304 resolution. After the experimental measurements, it has achieved leading imaging results compared to the current most SOTA depth estimation algorithms and high-resolution LiDAR.

### **PUBLICATIONS**

#### **Journals**

- Miao, S., Cao, Y., Qian, J., Li, J., Zhou, S., Zhao, Z., ... Zhuo, S. (2023). A 40nm 2TOPS/W Depth-Completion Neural Network Accelerator SoC with Efficient Depth Engine for Realtime LiDAR Systems. IEEE Transactions on Circuits and Systems II: Express Briefs.
- Miao, S., Wu Y., Cui L., et al. 228×304 200-mW lidar based on a single-point global-depth d-ToF sensor and RGB-guided super-resolution neural network[J]. Optics Letters, 2023, 48(13): 3415-3418.
- Yifan, W, Miao, S., Tao X., Shenglong Z., Yuanjin, Z., Lei, Q., An Adaptive Beam-Steering dToF LiDAR System Using Addressable Multi-Channel VCSEL Transmitter, 128x80 SPAD Sensor and ML-Based Edge-Computing Object Detection. IEEE Transactions on Circuits and Systems I: Regular Papers. (Under Revision)
- Miao, S., Zhuo, S., Chiang, P. Y. (2022). Multi-Scale Histogram-Based Probabilistic Deep Neural Network for Super-Resolution 3D LiDAR Imaging. Sensors, 23(1), 420.
- Zhuo, Shenglong, Tao Xia, Lei Zhao, Miao Sun, Yifan Wu, Lei Wang, Hengwei Yu et al. "Solid-State dToF LiDAR System Using an Eight-Channel Addressable, 20-W/Ch Transmitter, and a 128 × 128 SPAD Receiver With SNR-Based Pixel Binning and Resolution Upscaling." IEEE Journal of Solid-State Circuits (2022).

#### Conferences

**MiaoSun**, Gurjeet Singh, and Patrick Yin Chiang. "Anti-Gan: Discriminating 3D reconstructed and real faces for robust facial Identity in Anti-spoofing Generator Adversarial Network." 2020 IEEE International Symposium on Signal Processing and Information Technology (ISSPIT). IEEE, 2020.

**Miao Sun**, Yingjie Cao and Patrick Yin Chiang, "Energy-aware Retinaface: A Power Efficient Edge-Computing SOC for Face Detector in 40nm," 2021 IEEE 14th International Conference on ASIC (ASICON), Kunming, China, 2021, pp. 1-4, doi: 10.1109/ASI- CON52560.2021.9620286.