# 不负责任的考点猜想

Instructions: add/sub branch load/store

# **Cache Memory**

a small fast on chip memory that holds the most recently accessed data from the main memory.

- Temporal locality occurs because data accessed once is likely to be accessed again soon
- **Spatial locality** occurs because data from one memory location is likely to be accessed if data in an adjacent memory location has recently been accessed.

# **Addressing Modes**

## **Register Addressing**

the instruction code includes a number (or numbers) that identifies a register (or registers).

ADD r3, r1, r2

## **Immediate Addressing**

the instruction code contains a value to be used.

MOV r12, #0xA0

## **Indirect Addressing**

uses a value in a register to identify a memory address

LDR r1, [r6]

## Base plus offset addressing

uses a value in a register (the 'base') plus a binary number (the 'offset') to identify a memory address.

LDR r6, [r11, #12]

## **Endian**

### Little endian

the least significant byte ('the little end') is stored at the lowest memory address

## Big endian

the most significant byte ('the big end') is stored at the lowest address.

# **Indexing**

## **Pre-indexing**

```
LDR r6, [r11, #12]!
```

is an example of **pre-indexing**, meaning that 12 to added to the base register, r11, before it is used as a memory address.

### **Post-indexing**

```
LDR r6, [r11], #12
```

is an example of **post-indexing**, meaning that [12] is added to the base register, [r11], after it is used for the memory address.

## **Automatic updating**

```
LDR r6, [r11, #12]!
```

does the same as LDR r6, [r11, #12], but 12 is added to the value in r11.

! 'pling'

## **RAM**

## **Dynamic RAM**

a type of RAM that stores each bit of data in a separate tiny capacitor within an intergrated circuit.

It must be refreshed every few milliseconds.

### **Static RAM**

a type of memory that uses bistable latching circuitry to store each bit.

**It does not need to be refreshed**, and the data stored in a SRAM memory will be retained as long as it is connected to a power supply.

SRAM is **generally faster than DRAM** but needs a greater surface area of silicon (means **more expensive**) to store the same amount of data.

## **ROM**

Read-only memory

#### **PROM**

• Programmable ROM (PROM) could be electrically programmed once only and then the contents were fixed.

#### **EPROM**

• Erasable PROM (EPROM) could also have its contents erased by exposure to ultraviolet (UV) light and could then be reprogrammed.

### **EEPROM**

• Electrically erasable PROM (EEPROM) could have its contents erased by an electrical signal.

### **FEPROM**

• Flash Erasable PROM (FEPROM or flash memory) is similar to EEPROM but erasing could only be done over a significant part of (maybe all) the integrated circuit.

# **Input & Output**

Memory mapped input ports and output ports are assigned a memory address and

- A register load from that address is equivalent to an input.
- A register store to that address is equivalent to an output.

# **Carry select**

### For example adding 0xF570D4C2 to 0x86A3089B:



The sum is 0x7C13DD5D with Cout = 1.

For a 32 bit adder there are **a maximum of 3 propagation delays** in the carry path.

### **Performance**

| Size of adder | Ripple carry | Look ahead | Carry select |
|---------------|--------------|------------|--------------|
| 4 bits        | 4            | 1          | 1            |
| 8 bits        | 8            | 2          | 1            |
| 16 bits       | 16           | 4          | 2            |
| 32 bits       | 32           | 8          | 3            |
| 64 bits       | 64           | 16         | 4            |

### **Subtraction**

using twos complement, an adder will perform subtraction. Or use ones complement and set 'carry-in' to logic 1.

# **Booth's Algorithm**

## **Example**

$$100_{10} \times 743_{10} = ...0000\ 0110\ 0100_2 \times ...0010\ 1110\ 0111_2$$

| N | $C_{ln}$ | Multiplier       | LSL | ALU | C <sub>out</sub> | Running total                           |
|---|----------|------------------|-----|-----|------------------|-----------------------------------------|
| 0 | 0        | ×11 <sub>2</sub> | #0  | A–B | 1                | 1111 1111 1111 1111 1111 1111 1001 1100 |
| 1 | 1        | ×01 <sub>2</sub> | #3  | A+B | 0                | 0000 0000 0000 0000 0000 0010 1011 1100 |
| 2 | 0        | ×10 <sub>2</sub> | #5  | A+B | 0                | 0000 0000 0000 0000 0000 1111 0011 1100 |
| 3 | 0        | ×11 <sub>2</sub> | #6  | A–B | 1                | 1111 1111 1111 1111 1111 0110 0011 1100 |
| 4 | 1        | ×10 <sub>2</sub> | #8  | A–B | 1                | 1111 1111 1111 1111 1001 0010 0011 1100 |
| 5 | 1        | ×00 <sub>2</sub> | #10 | A+B | 0                | 0000 0000 0000 0001 0010 0010 0011 1100 |

A: Running total

B: Shifted multiplicand

## **Thumb Instructions**

Thumb instructions are 16 bit compressed ARM instructions.

- Most Thumb instructions are not conditionally executable
- only branches can be conditional.
- Only r0 to r7 are used with most Thumb instructions.
- Most Thumb instructions use one of the source registers as the destination register.
- Immediate values can not be rotated.
- There is no option on the setting of flags most Thumb instructions set the flags.

## Thumb - why?

## **Architecture**

Harvard architecture

uses two separate data buses; one for instructions and one for load and store data.

• von Neumann architecture

(for a microprocessor, such as the ARM7)

uses one data bus for both instructions and data.

### Von Neumann or Harvard?

- advantage: fewer lost clock cycles due to bus conflicts
- drawback: greater complexity

## **Interrupts**

### **FIQ**

a fast interrupt

### **IRQ**

a normal interrupt

### FIQ or IRQ?

Generally the most important interrupt is assigned to the FIQ and all other interrupts are assigned to IRQ.

#### Reasons:

- 1. IRQ is disabled by an FIQ and if a FIQ and an IRQ occur simultaneously the FIQ is serviced first.
- 2. FIQ can be serviced as quickly as possible because
  - 1. there is no need to branch as for an FIQ ( 0x0000001c)
  - 2. normally user mode registers are pushed onto the stack when an interrupt occurs so that they are not corrupted but for an FIQ there is no need to stack registers r8 to r12.

## Latency

The minimum latency for an IRQ is 7 clock cycles.

minimum because an IRQ could be interrupted by an FIQ.

The minimum latency for an FIQ is 4 clock cycles.

no need to branch

# Floating point numbers (See Lecture 3)

## **ARM Core**



### **CPU**

- interprets the instructions stored in memory.
- performs the calculations.
- controls the flow of data along the data bus.
- determines which memory address to use.