

# **FPGA Configuration**



# 7 Series FPGAs Configuration (UG 470)

依據Xilinx文件UG470 了解FPGA來配置結構與流程,我們會搭配7系列的公版來了解實際的PCB運用情況。因為FPGA為SRAM,所以需要搭配FLASH或是透過電腦接JTAG來做上電時的配置。 下圖是FPGA可接受的配置模式一覽。(不論是哪個模式,Xilinx FPGA皆支援JTAG模式)

Table 2-1: 7 Series FPGA Configuration Modes

| Configuration Mode          | M[2:0] | Bus Width                   | CCLK Direction |
|-----------------------------|--------|-----------------------------|----------------|
| Master Serial               | 000    | x1                          | Output         |
| Master SPI                  | 001    | x1, x2, x4                  | Output         |
| Master BPI                  | 010    | x8, x16                     | Output         |
| Master SelectMAP            | 100    | x8, x16                     | Output         |
| JTAG                        | 101    | x1                          | Not Applicable |
| Slave SelectMAP             | 110    | x8, x16, x32 <sup>(1)</sup> | Input          |
| Slave Serial <sup>(2)</sup> | 111    | x1                          | Input          |

#### Notes:

- The Slave SelectMAP x16 and x32 bus widths do not support AES-encrypted bitstreams.
- 2. This is the default setting due to internal pull-up resistors on the Mode pins.

# **Configuration Pin Definitions**

Table 2-4: Configuration Pin Definitions

| Pin Name | Bank <sup>(1)</sup> | Туре      | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|---------------------|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFGBVS   | 0                   | Dedicated | Input     | Configuration Banks Voltage Select CFGBVS determines the I/O voltage operating range and voltage tolerance for the dedicated configuration bank 0 and for the multi-function configuration pins in banks 14 and 15 in the AMD Spartan™-7, AMD Artix™-7 and AMD Kintex™-7 families. CFGBVS selects the operating voltage for the dedicated bank 0 at all times in all 7 series devices. CFGBVS selects the operating voltage for the multi-function configuration banks 14 and 15 only during configuration.  Connect CFGBVS High or Low per the bank voltage requirements. If the V <sub>CCO 0</sub> supply for bank 0 is supplied with 2.5V or 3.3V, then the CFGBVS pin must be tied High (i.e. connected to V <sub>CCO 0</sub> ). Tie CFGBVS to Low (i.e. connected to GND), only if the V̄ <sub>CCO 0</sub> for bank 0 is less than or equal to 1.8V. If used during configuration, banks 14 and 15 should match the VCCO level applied to bank 0.  Caution! To avoid device damage, CFGBVS must be connected correctly to either V <sub>CCO 0</sub> or GND. See Configuration Banks Voltage Select, page 28 for more information.  Note: The CFGBVS pin is not available on AMD Virtex™-7 HT devices. Virtex 7 HT devices support only 1.8V operation for bank 0. |
| M[2:0]   | 0                   | Dedicated | Input     | Configuration Mode $M[2:0] \ determine the configuration mode. See Table 2-3, \\ page 19 for the configuration mode settings. Connect each \\ mode pin either directly, or via a \leq 1 k\Omega \ resistor, to V_{CCO\_0} \ or GND.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### CFGBVS: 開機電壓選擇Pin

TP FOR INT, DONE TIMING MEASUREMENT



### M[2:0]: 配置模式



### **Configuration Pin Definitions**

PROGRAM\_B:下降沿reset,上升沿program

INT\_B: 檢測配置狀態(配置中或是發生錯誤)

|           |   |           |                               | Program (bar)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|---|-----------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PROGRAM_B | 0 | Dedicated | Input                         | Active-Low reset to configuration logic. When PROGRAM_B is pulsed Low, the FPGA configuration is cleared and a new configuration sequence is initiated. Configuration reset initiated upon falling edge, and configuration (i.e. programming) sequence begins upon the following rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|           |   |           |                               | <b>Note:</b> Holding PROGRAM_B Low from power-on does not keep the FPGA configuration in reset. Instead, use INIT_B to delay the power-on configuration sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           |   |           |                               | Initialization (bar)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| INIT_B    | 0 | Dedicated | Bidirectional<br>(open-drain) | Active-Low FPGA initialization pin or configuration error signal. The FPGA drives this pin Low when the FPGA is in a configuration reset state, when the FPGA is initializing (clearing) its configuration memory, or when the FPGA has detected a configuration error. Upon completing the FPGA initialization process, INIT_B is released to high-Z at which time an external resistor is expected to pull INIT_B High. INIT_B can externally be held Low during power-up to stall the power-on configuration sequence at the end of the initialization process. When a High is detected at the INIT_B input after the initialization process, the FPGA proceeds with the remainder of the configuration sequence dictated by the M[2:0] pin settings. |
|           |   |           |                               | Connect INIT_B to a $\leq 4.7~k\Omega$ pull-up resistor to $V_{CCO\_0}$ to ensure clean Low-to-High transitions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



# **Configuration Pin Definitions**

DONE: 當燒錄完成拉高

PUDC\_B:在配置完成前決定電阻是否上拉

Table 2-4: Configuration Pin Definitions (Cont'd)

| Pin Name | Bank <sup>(1)</sup> | Type           | Direction     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|---------------------|----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DONE     | 0                   | Dedicated      | Bidirectional | Done A High signal on the DONE pin indicates completion of the configuration sequence. The DONE output is an open-drain output by default. $\begin{tabular}{l} \textbf{Note:} & \textbf{DONE} & D$ |
| PUDC_B   | 14                  | Multi-function | Input         | <ul> <li>Pull-Up During Configuration (bar)</li> <li>Active-Low PUDC_B input enables internal pull-up resistors on the SelectIO pins after power-up and during configuration.</li> <li>When PUDC_B is Low, internal pull-up resistors are enabled on each SelectIO pin.</li> <li>When PUDC_B is High, internal pull-up resistors are disabled on each SelectIO pin.</li> <li>PUDC_B must be tied either directly, or via a ≤ 1 kΩ to V<sub>CCO_14</sub> or GND. When PUDC_B is tied to GND, the activation of internal pull-ups during power-on depends on the power sequence because the PUDC_B control signal is forwarded through an input buffer in bank 14 and internal paths to the enables of internal pull-ups at applicable pins in their respective I/O banks. An external pull-up resistor is recommended between a pin and the pin's V<sub>CCO</sub> power supply when it is critical for the pin to be pulled High immediately as the pin's V<sub>CCO</sub> power ramps up.</li> <li>Caution! Do not allow this pin to float before and during configuration.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# **Serial Configuration Mode**



#### **Clocking Serial Configuration Data**

Figure 2-3 shows how configuration data is clocked into 7 series devices in Slave Serial and Master Serial modes.



Figure 2-3: Serial Configuration Clocking Sequence

Notes relevant to Figure 2-3:

- 1. Bit 0 represents the MSB of the first byte. For example, if the first byte is  $0 \times AA$  (1010\_1010), bit 0 = 1, bit 1 = 0, bit 2 = 1, etc.
- For Master configuration mode, CCLK is driven only after INIT\_B goes High to shortly after DONE goes High. Otherwise CCLK is in a high-Z state. Data sheet timing is relative to the CCLK pin.
- CCLK can be free-running in Slave Serial mode.

# **Slave Serial Mode Configuration Example**

#### Slave Serial Configuration

Slave Serial configuration is typically used for devices in a serial daisy chain or when configuring a single device from an external microprocessor or CPLD (see Figure 2-2). Design considerations are similar to Master Serial configuration except for the direction of CCLK. CCLK must be driven from an external clock source, which also provides data (see Clocking Serial Configuration Data, page 35). For daisy chain information, see Chapter 9, Multiple FPGA Configuration.



## **Master BPI Configuration**





#### **Master SPI Configuration** VCCINT See Configuration Banks Voltage VCCO\_0 Select section for appropriate -**CFGBVS** VCCO\_0 connection. PUDC\_B DOUT 因為是Master, 所以時鐘由FPGA提供 VCCO 0 <u>vçc</u> VCCO\_14 VCC MOSI/D[00] DIN/D[01] NC -**EMCCLK** FCS\_B SPI Flash M[2:0] CCLK D00\_MOSI 7 Series HOLD D01\_DIN VCCO\_0 VCCO\_0 **FPGA** FCS\_B VCCO\_0 INIT\_B VCCO\_0 DONE GND INIT\_B PROGRAM\_B VCCO\_0 PROGRAM B PUDC\_B DONE **EMCCLK** Xilin x Cable Header (JTAG Interface) VCCAUX TMS CCLK **VCCAUX** TCK VCCBATT UG470\_c2\_11\_110513 Figure 2-11: 7 Series FPGA SPI Configuration Interface TDI TDO GND 14 PROGRAM\_B

Refer to the Notes following this figure for related information.

Figure 2-12: 7 Series FPGA SPI x1/x2 Configuration Interface



UG470\_c2\_12\_032311

### **AC701 Schematic**



### **AC701 Schematic**

#### TP FOR INT, DONE TIMING MEASUREMENT



## **SelectMAP Configuration**

當FPGA要做功能的升級或遠端加載時(動態加載),會需要一個能對外的接口,就會使用SelectMAP或是JTAG。



Refer to the Notes following this figure for related information.

AMD Together we advance\_

### **SelectMAP Configuration**



Figure 2-6 summarizes the timing of SelectMAP configuration with continuous data loading.





Figure 2-7: Non-Continuous SelectMAP Data Loading with Free-Running CCLK



#### **JTAG Controller Pins**

Table 3-1: 7 Series FPGA TAP Controller Pins(1)

| Pin | Direction | Pre-Configuration<br>Internal Pull Resistor | Description                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDI | In        | Pull-up                                     | <b>Test Data In</b> . This pin is the serial input to all JTAG instruction and data registers.                                                                                                                                                                                                                                                                                                            |
|     |           |                                             | The state of the TAP controller and the current instruction determine the register that is fed by the TDI pin for a specific operation. TDI has an internal resistive pull-up to provide a logic High to the system if the pin is not driven. TDI is applied into the JTAG registers on the rising edge of TCK.                                                                                           |
| TDO | Out       | Pull-up                                     | <b>Test Data Out</b> . This pin is the serial output for all JTAG instruction and data registers.                                                                                                                                                                                                                                                                                                         |
|     |           |                                             | The state of the TAP controller and the current instruction determine the register (instruction or data) that feeds TDO for a specific operation. TDO changes state on the falling edge of TCK and is only active during the shifting of instructions or data through the device. TDO is an active driver output. TDO has an internal resistive pull-up to provide a logic High if the pin is not active. |
| TMS | In        | Pull-up                                     | <b>Test Mode Select</b> . This pin determines the sequence of states through the TAP controller on the rising edge of TCK.                                                                                                                                                                                                                                                                                |
|     |           |                                             | TMS has an internal resistive pull-up to provide a logic High if the pin is not driven.                                                                                                                                                                                                                                                                                                                   |
| TCK | In        | Pull-up                                     | Test Clock. This pin is the JTAG Test Clock.                                                                                                                                                                                                                                                                                                                                                              |
|     |           |                                             | TCK sequences the TAP controller and the JTAG registers. TCK has an internal resistive pull-up to provide a logic High if the pin is not driven.                                                                                                                                                                                                                                                          |

#### Notes:

TMS and TDI have internal pull-up resistors, as specified by IEEE Std 1149.1, as do TDO and TCK. These internal pull-up resistors are active, regardless of the mode selected. Refer to the respective 7 series FPGAs data sheet for internal pull-up values. Bitstream options can be used to enable the pull-up or pull-down resistor after configuration for all four mandatory pins. See <u>UG628</u>, Command Line Tools User Guide for more information.

#### **Boundary-Scan Timing Parameters**

Characterization data for some of the most commonly requested timing parameters, shown in Figure 3-1, are listed in the respective 7 series FPGAs data sheet in the Configuration Switching Characteristics table.



Figure 3-1: 7 Series FPGA Boundary-Scan Port Timing Waveforms

TCK (clock): 上升沿輸入,下降沿輸出 TMS (狀態選擇):上升沿待測晶片,下降沿模擬器 TDI(data input):上升沿待測晶片,下降沿模擬器 TDO(data output):上升沿模擬器,下降沿待測晶片