

Seongil Wi



# The Score for HW1 will be Announced Soon

We discovered that several students committed plagiarism

# Recap: Academic Integrity

- DO NOT share the course contents (e.g., assignments or exams) with others
  - E.g., Github public repository, chegg.com, etc
- DO NOT discuss the details of solutions with others
- DO NOT plagiarize
  - Submit your own work
- Any integrity violation: at LEAST F

#### **UNIST CSE Policy on Cheating and Plagiarism**

Note: The term **solution** means program code, mathematical derivation, experimental setup, etc., for any type of deliverable, homework assignment, or projects in class.

The purpose of this document is to make our expectations in CSE as clear as possible in regard to the Honor Code at UNIST. The basic principle under which we operate is that each of you is expected to **submit your own work in your courses**. In particular, attempting to take credit for someone else's work by turning it in as your own constitutes plagiarism, which is a serious violation of fundamental academic standards. However, you are also encouraged to work as a team and collaborate with each other, and it is usually appropriate to ask others—the TA, the instructor, or other students—for direction and debugging help or to talk generally about

#### Where Are We?



### **Today's Topic**



### **Logic Design**



Basic organization of the circuitry of a digital computer

### **Logic Design Basics**



- Information encoded in binary
  - -Low voltage = 0, High voltage = 1
  - -One wire per bit
  - Multi-bit data encoded on multi-wire buses



# Two Types of Logic Circuits

Combinational circuit

Sequential circuit

# Two Types of Logic Circuits

- Combinational circuit
  - Outputs only depends on the current inputs



Sequential circuit

# **Combinational Logic Circuits**



| Inp | Output |        |
|-----|--------|--------|
| a   | b      | Output |
| 0   | 0      | 0      |
| 0   | 1      | 0      |
| 1   | 0      | 0      |
| 1   | 1      | 1      |

Outputs only depends on the current inputs

### Combinational Circuits: AND, OR, NOT





| Inp | Output |        |
|-----|--------|--------|
| a   | b      | Output |
| 0   | 0      | 0      |
| 0   | 1      | 0      |
| 1   | 0      | 0      |
| 1   | 1      | 1      |



| Input |   | Output |
|-------|---|--------|
| a     | b | Output |
| 0     | 0 | 0      |
| 0     | 1 | 1      |
| 1     | 0 | 1      |
| 1     | 1 | 1      |



| Input | Output |
|-------|--------|
| 0     | 1      |
| 1     | 0      |

Basic blocks for creating combinational circuits

### **Combinational Circuits: NAND**



## **Combinational Circuits: NOR**



| Input |   | Output |
|-------|---|--------|
| a     | b | Output |
| 0     | 0 | 1      |
| 0     | 1 | 1      |
| 1     | 0 | 1      |
| 1     | 1 | 0      |



| Inp | Output |        |
|-----|--------|--------|
| a   | b      | Output |
| 0   | 0      | 1 \    |
| 0   | 1      | 0      |
| 1   | 0      | 0      |
| 1   | 1      | 0      |



### **Combinational Circuits: XOR**



| 0 | 0 | 1 |
|---|---|---|
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

| 0 | 0 | 1 |
|---|---|---|
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |



| Input |   | Output |
|-------|---|--------|
| a     | b | Output |
| 0     | 0 | 0      |
| 0     | 1 | 1      |
| 1     | 0 | 1      |
| 1     | 1 | 0      |

### **Combinational Circuits: Adder**





| Inputs |   | Out     | puts     |     |                               |
|--------|---|---------|----------|-----|-------------------------------|
| а      | b | CarryIn | CarryOut | Sum | Comments                      |
| 0      | 0 | 0       | 0        | 0   | $0 + 0 + 0 = 00_{two}$        |
| 0      | 0 | 1       | 0        | 1   | $0 + 0 + 1 = 01_{two}$        |
| 0      | 1 | 0       | 0        | 1   | $0 + 1 + 0 = 01_{two}$        |
| 0      | 1 | 1       | 1        | 0   | $0 + 1 + 1 = 10_{two}$        |
| 1      | 0 | 0       | 0        | 1   | $1 + 0 + 0 = 01_{two}$        |
| 1      | 0 | 1       | 1        | 0   | $1 + 0 + 1 = 10_{two}$        |
| 1      | 1 | 0       | 1        | 0   | $1 + 1 + 0 = 10_{two}$        |
| 1      | 1 | 1       | 1        | 1   | 1 + 1 + 1 = 11 <sub>two</sub> |

### **Combinational Circuits: Multiplexor**

Multiplexor A-(a.k.a., MUX)



| Input<br>S | Output    |
|------------|-----------|
| 0          | A's Input |
| 1          | B's Input |

### **Combinational Circuits: Multiplexor**

1

Multiplexor (a.k.a., MUX)



| Input<br>S | Output    |
|------------|-----------|
| 0          | A's Input |
| 1          | B's Input |

### **Combinational Circuits: Multiplexor**

Multiplexor (a.k.a., MUX)



| Input<br>S | Output    |  |  |
|------------|-----------|--|--|
| 0          | A's Input |  |  |
| 1          | B's Input |  |  |

# **Combinational Circuits: Decoder**



| Inp   | out   | Output |       |       |       |
|-------|-------|--------|-------|-------|-------|
| $A_1$ | $A_0$ | $D_3$  | $D_2$ | $D_1$ | $D_0$ |
| 0     | 0     | 0      | 0     | 0     | 1     |
| 0     | 1     | 0      | 0     | 1     | 0     |
| 1     | 0     | 0      | 1     | 0     | 0     |
| 1     | 1     | 1      | 0     | 0     | 0     |

### **Combinational Circuits: Decoder**



| Input          |       | Output |       |       |       |
|----------------|-------|--------|-------|-------|-------|
| A <sub>1</sub> | $A_0$ | $D_3$  | $D_2$ | $D_1$ | $D_0$ |
| 0              | 0     | 0      | 0     | 0     | 1     |
| 0              | 1     | 0      | 0     | 1     | 0     |
| 1              | 0     | 0      | 1     | 0     | 0     |
| 1              | 1     | 1      | 0     | 0     | 0     |



Mainly used for

data operations

### Two Types of Logic Elements



- Outputs only depends on the current inputs



#### Sequential circuit

- Outputs depends on the <u>current inputs and current state</u>

### Two Types of Logic Elements



- Combinational circuit
  - Outputs only depends on the current inputs

Input A — Combinational Input B — circuit

Mainly used for data operations

Output X

Output Y

*Not* deterministic only with respect to the input

- Sequential circuit
  - Outputs depends on the <u>current inputs and current state</u>

Input A ———
Input B ———

Sequential circuit

Output X

Output Y

### **Sequential Circuit**





- Outputs depends on the <u>current inputs and current state</u>



# Sequential Circuit: Example

addi \$t1, \$t1, 100

#### Sequential circuit

- Outputs depends on the current inputs and current state



# Sequential Circuit: Example

addi \$t1, \$t1, 100

#### Sequential circuit

- Outputs depends on the current inputs and current state



# Sequential Circuit: Final View



#### **Motivation: Clocks**







### **CPU Clocking**



\*

Operation of digital hardware governed by a constant-rate clock



### Motivation: D-Latch and D Flip-flop







The data value to be stored













# State Element #2: D Flip-flop

Output changes only on the clock edge





# State Element #2: D Flip-flop

Output changes only on the clock edge



#### **This Course**



We consider about *rising-edge triggered D flip-flop* 

## Clocking Methodology in Sequential Circuit













#### 42

## Clocking Methodology Summary



#### **Critical Path**



#### **Critical Path**



# The bottleneck to increase the clock frequency more!



#### **Critical Path**



The clock cycle period is fixed by the longest delay (= Critical Path)

 CPU designers analyze the paths to ensure that all operations can complete within a single clock cycle

#### Summary

- Combinational circuit
  - Outputs only depends on the current inputs

Input A **Combinational** circuit Input B

Mainly used for data operations

Output X

Output Y

Sequential circuit

- Outputs depends on the current inputs and current state



Mainly used for storing data

Output Y

#### **Summary**



- Combinational circuit
  - Outputs only depends on the current inputs

Input A ———

Combinational

Mainly used for data operations

Output X

# For more details, refer to the *EEE202: Digital Logic and Laboratory* course!



# Question?