

Seongil Wi



### **Notification: Quiz1**



• Date: 10/08 (TUE.), Class time

- Scope:
  - -Instruction Set Architecture ISA Overview
  - -Instruction Set Architecture MIPS ISA

T/F problems + 2~4 computation problems

#### **Notification: HW1**

-\*

HW1 will be released (in this week)

Due date: 10/10, 11:59PM

- MIPS assembly programming
- Environment: any OS, we will use a MIPS simulator QtSpim 9.1.24 (<a href="https://spimsimulator.sourceforge.net/">https://spimsimulator.sourceforge.net/</a>)

### **Recap: Instruction Set**



The commands understood by a given architecture

Today's topic



### Recap: MIPS General Purpose Registers

| #  | Name         | Usage                   |
|----|--------------|-------------------------|
| 0  | \$zero       | The constant value 0    |
| 1  | \$at         | Assembler temporary     |
| 2  | \$v0         | Values for results and  |
| 3  | \$v1         | expression evaluation   |
| 4  | \$a0         | Arguments               |
| 5  | \$a1         |                         |
| 6  | \$a2         |                         |
| 7  | \$a3         |                         |
| 8  | \$t0         | Temporaries             |
| 9  | \$t1         | (Caller-save registers) |
| 10 | \$t2         |                         |
| 11 | \$t3         |                         |
| 12 | \$t4         |                         |
| 13 | \$t5         |                         |
| 14 | \$t6         |                         |
| 15 | <b>\$</b> t7 |                         |

| #  | Name         | Usage                   |
|----|--------------|-------------------------|
| 16 | <b>\$</b> s0 | Saved temporaries       |
| 17 | \$s1         | (Callee-save registers) |
| 18 | <b>\$</b> s2 |                         |
| 19 | <b>\$</b> s3 |                         |
| 20 | \$s4         |                         |
| 21 | \$s5         |                         |
| 22 | <b>\$</b> s6 |                         |
| 23 | \$s7         |                         |
| 24 | \$t8         | More temporaries        |
| 25 | \$t9         | (Caller-save registers) |
| 26 | \$k0         | Reserved for OS kernel  |
| 27 | \$k1         |                         |
| 28 | \$gp         | Global pointer          |
| 29 | \$sp         | Stack pointer           |
| 30 | \$fp         | Frame pointer           |
| 31 | \$ra         | Return address          |

### Recap: MIPS Design Principles

1. Simplicity favors regularity

2. Smaller is faster

3. Make common case fast

4. Good design demands a compromise

### Principle #1: Simplicity Favors Regularity

- Most of arithmetic/logic instructions have three operands
  - Order is fixed (destination first)



- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

### Principle #2: Smaller is Faster

- MIPS provides only 32 registers available to programmers
- Most of the operands of MIPS arithmetic/logic instructions are restricted to "registers" (register addressing mode)
  - -E.g., int  $a = b + c \rightarrow add \$s0,\$s1,\$s2$
  - Compiler associates the variables with the registers

Design Principle 2: Smaller is Faster

### Principle #3: Make Common Case Fast

Observation: constants are used quite frequently as operands

$$a = b + 3$$

- Solution: make constants part of arithmetic instructions
  - -E.g., addi \$s3, \$s3, 4

(Loading a constant from memory into a register can slow down the speed)

- Design Principle 3: Make the common case fast
  - Small constants are common
  - Immediate operand avoids a load instruction

### Principle #4: Good Design demands Good Compromises



- Design Principle 4: Good design demands good compromises
  - Different formats complicate decoding, but <u>keep 32-bit instructions</u> <u>same length (principle 1)</u>
  - Keep formats as similar as possible

# Let's deep dive into MIPS instruction set

#### **MIPS Instruction Set**

12

1. Arithmetic/Logic

2. Data Transfer

3. Control

### 1. Arithmetic/Logical Instructions

#### Arithmetic instructions

- # \$s0 ← \$s1 + \$s2 - add \$s0, \$s1, \$s2 # \$s0 ← \$s1 + 100 - addi \$s0, \$s1, 100
- sub \$s0, \$s1, \$s2 # \$s0 ← \$s1 - \$s2
- subi?
  - Just use a negative constant (addi \$s2, \$s1, -1)
- mult \$s1, \$s2
- div \$s1, \$s2
- mfhi \$s1
- mflo \$s1

- # \$hi,  $$lo \leftarrow $s1 \times $s2$
- # \$hi, \$lo ← \$s1 / \$s2
- # \$s1 ← \$hi
- # \$s1 ← \$lo

### 1. Arithmetic/Logical Instructions

#### Logical instructions

- and \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-AND \$s2

#### Truth table for and

| Input<br>A | Input<br>B | Output |
|------------|------------|--------|
| 0          | 0          | 0      |
| 1          | 0          | 0      |
| 0          | 1          | 0      |
| 1          | 1          | 1      |

```
$51 0000 0000 0000 0000 0011 1100 0000 0000
$52 0000 0000 0000 0000 0000 1101 1100 0000
$50 0000 0000 0000 0000 0000 1100 0000 0000
```

### 1. Arithmetic/Logical Instructions

#### Logical instructions

- and \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-AND \$s2
- or \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-OR \$s2

#### Truth table for or

| Input<br>A | Input<br>B | Output |
|------------|------------|--------|
| 0          | 0          | 0      |
| 1          | 0          | 1      |
| 0          | 1          | 1      |
| 1          | 1          | 1      |

```
$51 0000 0000 0000 0000 0011 1100 0000 0000
$52 0000 0000 0000 0000 0000 1101 1100 0000
$50 0000 0000 0000 0000 0011 1101 1100 0000
```

### 1. Arithmetic/Logical Instructions

#### Logical instructions

- and \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-AND \$s2
- or \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-OR \$s2
- andi \$s0, \$s1, 31 / ori \$s0, \$s1, 32
- nor \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-NOR \$s2

#### Truth table for nor

| Input<br>A | Input<br>B | Output |
|------------|------------|--------|
| 0          | 0          | 1      |
| 1          | 0          | 0      |
| 0          | 1          | 0      |
| 1          | 1          | 0      |

```
$s1 0000 0000 0000 0000 0011 1100 0000 0000
$s2 0000 0000 0000 0000 0000 1101 1100 0000
or 0000 0000 0000 0000 0011 1101 1100 0000
nor 1111 1111 1111 1111 1100 0010 0011 1111
```

### 1. Arithmetic/Logical Instructions



#### Logical instructions

- and \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-AND \$s2
- or \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-OR \$s2
- andi \$s0, \$s1, 31 / ori \$s0, \$s1, 32
- nor \$s0, \$s1, \$s2 # \$s0←\$s1 bitwise-NOR \$s2

#### Truth table for nor

| Input<br>A | Input<br>B | Output |
|------------|------------|--------|
| 0          | 0          | 1      |
| 1          | 0          | 0      |
| 0          | 1          | 0      |
| 1          | 1          | 0      |

Q. How to implement **bit-wise NOT operation** with above instructions?

### 1. Arithmetic/Logical Instructions

#### Logical instructions

```
- and $s0, $s1, $s2 # $s0←$s1 bitwise-AND $s2
- or $s0, $s1, $s2 # $s0←$s1 bitwise-OR $s2
- andi $s0, $s1, 31 / ori $s0, $s1, 32
- nor $s0, $s1, $s2 # $s0←$s1 bitwise-NOR $s2
                   # $s0←$s1 << 2
- sll $s0, $s1, 2
                       (shift left logical)
                 # $s0←$s1 >> 3
- srl $s0, $s1, 3
                       (shift right logical)
```

#### sll and srl



- Shift left logical (s11)
  - -Shift left and fill with 0 bits
- Shift right logical (sr1)
  - -Shift right and fill with 0 bits

How many positions to shift



### FYI: Circular Shift and Arithmetic Shift





- Shift left by 1 bit → multiply by 2
- Shift left by 2 bits → multiply by 2<sup>2</sup>

 $00010110_2 = 22_{10}$ 

left by 1 bit

 $00001011_2 = 11_{10}$ 

Arithmetic shift

•

### FYI: Circular Shift and Arithmetic Shift





Arithmetic Shift Preserve the sign bit Same as shift left logical

MIPS sra instruction

- Shift left by 1 bit → multiply by 2
- Shift left by 2 bits  $\rightarrow$  multiply by  $2^2$
- Shift right by 2 bits  $\rightarrow$  divide by  $2^2$

Shift right by 1 bit  $\rightarrow$  divide by 2

### 2. Data Transfer Instructions





### 2. Data Transfer Instructions

I-format instructions

Read data from memory (load)

```
- lw $s1, 8($s0) # $s1 \leftarrow Memory[$s0 + 8]
```

Write data to memory (store)

```
- sw $s1, 12($s0) # Memory[$s0 + 12] ← $s1
```

### Example of the Data Transfer Instructions

C code:

```
A[300] = h + A[300];

// 4-byte array A[]

// h in $s2

// base address of A in $t1
```

Exercise: convert the C program into MIPS assembly language

### Example of the Data Transfer Instructions 25

C code:

```
A[300] = h + A[300];

// 4-byte array A[]

// h in $s2

// base address of A in $t1
```

Compiled MIPS code:

```
lw $t0, 1200($t1) # 1200 = 300 * 4 (= word size)
add $t0, $s2, $t0
sw $t0, 1200($t1)
```

### Example of the Data Transfer Instructions<sup>26</sup>

Compiled MIPS code:

```
lw $t0, 1200($t1) # 1200 = 300 * 4 (= word size)
add $t0, $s2, $t0
sw $t0, 1200($t1)
```

| R-format | ор     | rs     | rt     | rd     | shamt     | funct  |
|----------|--------|--------|--------|--------|-----------|--------|
|          | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits    | 6 bits |
| I-format | ор     | rs     | rt     | const  | tant or a | ddress |
|          | 6 bits | 5 bits | 5 bits |        | 16 bits   |        |
| I-format | 35     | 9      | 8      |        | 1200      |        |
| R-format | 0      | 18     | 8      | 8      | 0         | 32     |
| I-format | 43     | 9      | 8      |        | 1200      |        |

### 3. Control Instructions





- MIPS has conditional and unconditional branch instructions
  - Conditional branch: beq, bne

- Unconditional branch: j, jr, jal

### **Conditional Branch Instructions**

- I-format instructions
- Branch if Equal

```
beq $s1, $s2, L1
# if($s1 == $s2), pc = target address labeled L1
```

| op=4 | rs=17 | rt=18 | address=25 |
|------|-------|-------|------------|
| ~ P  |       |       | 5. 5. 6    |



### Recap: PC-Relative Mode Example

#### Assembly language



#### Machine language

```
slt $t0, $s0, $s1
beq $t0, $zero, else #if $s0≥$s1
add $s2, $s0, $s1
j exit

else: sub $s2, $s0, $s1 #else
...
exit:
```

There is no specific machine code for labels

### Recap: PC-Relative Mode Example

#### Assembly language

exit:



#### Machine language

### **Conditional Branch Instructions**

- I-format instructions
- Branch if Equal

```
beq $s1, $s2, L1
# if($s1 == $s2), pc = target address labeled L1
```

```
op=4 rs=17 rt=18 address=25
```

Branch if Not Equal

```
bne $s1, $s2, L1
# if($s1 != $s2), pc = target address labeled L1
```



### **Conditional Branch Instructions**

- We have beq and bne
- What about branch-if-less-than?

Combine slt and beq/bne

### Set Less Than (slt)



Set Less Than (R-format)

Set Less Than immediate (I-format)

```
slti $s1, $s2, 100 # if($s2 < 100) $s1 = 1 else $s1 = 0
```

| op=10         | rs=17 | rt=18 | address=100  |
|---------------|-------|-------|--------------|
| OP <b>-</b> 0 |       |       | 4441 633 400 |

### **Branching Less Than**

```
if x ≥ y then
z = x + y
else:
z = x - y
```

\$s0: x \$s1: y \$s2: z Assembly?

### **Branching Less Than**

```
if x ≥ y then
z = x + y
else:
z = x - y
```

```
$50: X
$s1: y
$s2: z
```

```
slt $t0, $s0, $s1
bne $t0, $zero, else
add $s2, $s0, $s1
j exit
else: sub $s2, $s0, $s1
exit:
Unconditional branch
```

### **Branching Less Than**



## Assembler calculates addresses

```
if x ≥ y then
  z = x + y
else:
  z = x - y
```

```
$s0: x
$s1: y
$s2: z
```

```
slt $t0, 3, $s1

bne $t0 $zero, else

add $s2, $s0, $s1

j exit

else: sub $s2, $s0, $s1

exit:

Unconditional branch
```

# Recap: Addressing Mode: PC-Relative Mode

The content of PC is added to the address part of instruction to obtain the *effective address* (branch type instructions)

- Effective address: PC + address field of instruction\*4
- Operand value: memory[effective address]

**Example: MIPS instruction** 

beq \$t0,\$zero,else

# Recap: Why not bge, bgt, ble, blt?

- Hardware for <, ≥, ... slower than =, ≠</li>
  - Combining with branch involves more work per instruction, requiring a slower clock
  - All instructions penalized!
- beq and bne are the common cases!
- This is a good design compromise

## Recap: RISC vs. CISC



- Reduced Instruction Set Computer (RISC)
  - Example: MIPS, ARM, PowerPC
  - Small and simple instruction set => Simple hardware
  - Fixed-size instruction format

Example instruction set:

slt, beq(=), bne(#)

- Reduced Instruction Set Computer (CISC)
  - Example: Intel x86, AMD
  - A large number of instruction set => Complex hardware
  - Variable-size instruction format

Example instruction set:

```
slt, beq(=), bne(≠)
bge(≥), bgt(>), ble(≤), blt(<)</pre>
```

# Compiling Loop Statements

### • C code:

```
while (save[i] == k) i += 1;
```

- -i in \$s3
- k in \$s5
- -Address of save[] in \$s6
- -4-byte array save[]

### Compiled MIPS code:

```
Loop: sll $t1, $s3, 2
add $t1, $t1, $s6
lw $t0, 0($t1)
bne $t0, $s5, Exit
addi $s3, $s3, 1
j Loop
Exit: ...
```

# **Compiling Loop Statements**

### C code:

```
while (save[i] == k) i += 1;
```

- -i in \$s3
- -k in \$55
- -Address of save[] in \$s6
- -4-byte array save[]

```
$t1 ← addr(save) + $t1
```

t0 = save[i]

\$t1 ← i \* 4 (word size)

Compiled MIPS

```
Loop: sll $t1, $s3, 2

add $t1, $t1, $s6

lw $t0, 0($t1)

bne $t0, $s5, Exit

addi $s3, $s3, 1

j Loop

Exit:
```

# Signed vs. Unsigned

- \*
- Signed comparison: slt, slti
- Unsigned comparison: sltu, sltui

### Example

# **Unconditional Branch Instructions**

- J-format instructions
- Jump

```
j L1 # pc = target address labeled L1
```

### **J-Format Instructions**



It has a 26-bit long address.

How to get the effective address from
J-format instructions?

# Effective Address in J-Format Instructions



# Effective Address in J-Format Instructions



## **Effective Address in J-Format Instructions**



(Pseudo) Direct Addressing Mode

## **Recap: Direct Mode**

51



Effective address is equal to the address part of the instruction

- Effective address: address field of instruction
- Operand value: memory[effective address]

Example: Motorola 68000

MOVE.W 0x100,D1

Source Destination

# Meaning of the Pseudo Direct Mode





J L1 (Current execution)

J op address
6 bits / 26 bits

Word address x 4 => Byte address

Effective address
4 bits 26 bits

26 bits

2 bits

address
26 bits

Word address x 4 => Byte address

00

Effective Address of L1:

# Meaning of the Pseudo Direct Mode



# Meaning of the Pseudo Direct Mode



# **Unconditional Branch Instructions**

• **J**ump (J-Format)

```
j L1 \# pc = pc[31:28]:(address x 4)
```

op = 2 | word address (unsigned)

Jump And Link (J-Format)

```
jal L1 # $ra = pc; pc = pc[31:28]:(address x 4)
```

```
op = 3 word address (unsigned)
```

Jump Register (R-Format)

## **Unconditional Branch Instructions**

• **J**ump (J-Format)

$$j L1 # pc = pc[31:28]$$

Used for function calls

op = 2

word add

(ansignea)

Jump And Link (J-Format)

$$jal L1 # $ra = pc; pc = pc[31:28]:(address x 4)$$

op = 3 |

word address (unsigned)

Jump Register (R-Format)

# **Branching Far Away**

\*

- beq \$s0, \$s1, L1
  - The range of L1:  $-2^{15} \le L1 \le +2^{15} 1$
  - Q. What if branch target is too far to encode with 16-bit offset?
  - **A.** Insert an *unconditional jump* to the branch target and inverts the condition (The assembler rewrites the code)

```
beq $s0, $s1, L1

L2:
```

# **Branching Far Away**

<del>\*</del>

- beq \$s0, \$s1, L1
  - The range of L1:  $-2^{15} \le L1 \le +2^{15} 1$
  - Q. What if branch target is too far to encode with 16-bit offset?
  - **A.** Insert an *unconditional jump* to the branch target and inverts the condition (The assembler rewrites the code)

### • j L1

- The target is anywhere within a block of 256M address where
   PC supplies the upper 4 bits
- Q. What if the target is out of 256 block of current PC?
- **A.** Use the jr instruction (The assembler rewrites the code)

# Summary: MIPS Control Instructions

•beq / bne \$t0, \$t1, 16-bit address
PC = PC + address\*4

• j / jal 26-bit address
PC = PC[31:28]:(address\*4)

•jr \$t0 PC = \$t0

# **Summary: MIPS Instruction Formats**

| Name       | Fields |                |        |        |            |        | Comments                               |
|------------|--------|----------------|--------|--------|------------|--------|----------------------------------------|
| Field size | 6 bits | 5 bits         | 5 bits | 5 bits | 5 bits     | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | ор     | rs             | rt     | rd     | shamt      | funct  | Arithmetic instruction format          |
| I-format   | ор     | rs             | rt     | addr   | ress/immed | diate  | Transfer, branch, i mm. format         |
| J-format   | ор     | target address |        |        |            |        | Jump instruction format                |

# Summary: MIPS Addressing Mode

### 1. Immediate addressing

op rs rt Immediate

### 2. Register addressing



#### 3. Base addressing



#### 4. PC-relative addressing



#### 5. Pseudodirect addressing



### **32-bit Constants**



\*

- Most constants are small
  - 16-bit immediate is sufficient
- For the occasional 32-bit constant, use the lui instruction
- Load Upper Immediate (I-Format)

lui \$t0, 255

- Copies 16-bit constant (255) to left 16 bits of rt
- Clears right 16 bits of rt to 0



### **32-bit Constants**

- Most constants are small
  - 16-bit immediate is sufficient
- For the occasional 32-bit constant, use the lui instruction
- Load Upper Immediate (I-Format)
  - lui \$t0, 255
    - Copies 16-bit constant (255) to left 16 bits of rt
    - Clears right 16 bits of rt to 0



# **Assembler Pseudoinstructions**

 Legal MIPS assembly language instructions that <u>do not have a</u> <u>direct hardware implementation</u>

# **Assembler Pseudoinstructions**

- Similar for ble, bgt, and bge

 Legal MIPS assembly language instructions that <u>do not have a</u> <u>direct hardware implementation</u>

```
move $t0, $t1 \rightarrow add $t0, $zero, $t1 li $s0, 10 \rightarrow ori $s0, $zero, 10 blt $t0, $t1, L \rightarrow slt $at, $t0, $t1 bne $at, $zero, L
```

The assembler translates them into equivalent real MIPS instructions

# Supporting Procedure Call

# MIPS Call and Return Instructions

Call: Jump And Link (J-Format)

```
jal L1 # $ra = pc; pc = pc[31:28]:(address x 4)
```

Return: Jump Register (R-Format)

```
jr $ra # pc = $ra
```

# Function Call (jal): Before Execution

```
in it is it i
```

# Function Call (ja1): Before Execution

```
70
```

```
$ra = pc
                pc = target address
     jal foo
     add $s0,$s1,$s2
                                      Address of
                                   add $s0,$s1,$s2
                                         PC
foo: sub $s0,$s1,$s2
```

\$ra

# Function Call (jal): Execution (1)

```
7
```

```
$ra = pc
                 pc = target address
     jal foo
     add $s0,$s1,$s2
                                        Address of
                                     add $s0,$s1,$s2
                                            PC
foo: sub $s0,$s1,$s2
                                        Address of
                                     add $s0,$s1,$s2
              Save the return
                                            $ra
              address for later
```

# Function Call (ja1): Execution (2)

```
$ra = pc
                pc = target address
     jal foo
     add $s0,$s1,$s2
                                       Address of
                                    sub $50,$s1,$s2
                                           PC
foo: sub $50,$s1,$s2
                                       Address of
                                    add $s0,$s1,$s2
                                          $ra
```

# Function Call (ja1): After Execution

```
$ra = pc
                pc = target address
     jal foo
                       Control
     add $s0,$s1,$s2
                                        Address of
                                    sub $50,$s1,$s2
                                           PC
foo: sub $s0,$s1,$s2
                                        Address of
```

Address of add \$s0,\$s1,\$s2
\$ra

# Function Return (jr): Before Execution

```
jal foo
     add $s0,$s1,$s2
                                        Address of
                                            PC
foo: sub $s0,$s1,$s2
     jr $ra
                                        Address of
                                     add $s0,$s1,$s2
                                           $ra
```

# Function Return (jr): Execution

```
jal foo
     add $s0,$s1,$s2
                                       Address of
                                    add $s0,$s1,$s2
                                           PC
foo: sub $s0,$s1,$s2
                                       Address of
                                    add $s0,$s1,$s2
                                           $ra
```

# Function Return (jr): After Execution



### **Stack Frame**



\*

 When a function is invoked, a new stack frame is allocated at the top of the stack memory

Also, called as <u>procedure frame</u> or <u>activation record</u>

### **Stack Frame Example**

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
int red(int a) {
    return blue(5);
```

### **Stack Frame Example**

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
                      Start
int red(int a) {
    return blue(5);
```



Higher Memory Address

Frame for function red \$sp

### \$sp and \$fp



- \$sp: stack pointer (reg 29)
  - -Point to the top of each stack frame

- \$fp: frame pointer (reg 30)
  - -Point to the bottom of each stack frame, i.e., the beginning of the current stack frame
  - In MIPS architecture, \$fp is optional and in practice rarely used

### **Stack Frame Example**

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
                      Start
int red(int a) {
    return blue(5);
```



Frame for function red

∎\$sp

### **Stack Frame Example**

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int c = purple(4, 3)
    return a + b +
int red(int a)
    return blue(5);
```



Frame for function red

Frame for function blue

\$tr

\$sp

### **Stack Frame Example**

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b +
int red(int a)
    return blue(5);
```



Higher Memory Address

Frame for function red

Frame for function blue

Frame for function purple

\$sp







A scheme for **how functions receive parameters** from their caller and **how they return a result** 

# MIPS Calling Convention

A scheme for **how functions receive parameters** from their caller and **how they return a result** 

The registers \$v0, \$v1

The registers \$a0, \$a1, \$a2, \$a3

Caller (call B)

Callee (Function B)

- Caller places parameters in registers for the procedure (callee) to access them \$a0-\$a3: argument registers to pass parameters
- 2. Caller transfers control to the callee (jal CalleeAddress)
- 3. Callee acquires storage for procedure
- 4. Callee performs the desired task
- 5. Callee places the result value in register for caller to access it \$v0-\$v1: value registers to return result values
- 6. Callee returns control to the caller (jr \$ra)

### **Leaf and Non-leaf Procedures**

```
int purple(int g, h) {
   int f;
   f = g + h;
   return f;
}
```

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
}

int red(int a) {
    return blue(5);
}
```

Leaf procedure

Memory Address

Frame for function red

Frame for function blue

Frame for function purple

Non-leaf procedures

### **Leaf and Non-leaf Procedures**

```
int purple(int g, h) {
   int f;
   f = g + h;
   return f;
}
Leaf procedure

Frame for
function red
```

The contents stored in the stack differ between leaf procedures and non-leaf procedures

```
int red(int a) {
    return blue(5);
}

Non-leaf procedures
```

```
int purple(int g, h) {
    int f; // f in $s0
    f = g + h;
    return f;
int blue(int a) {
    int b = 3; // $s0=3
    return a + b + c;
```

Leaf procedure

```
int blue(int a) {
   int b = 3; // $s0=3
   int c = purple(4, 3)
   return a + b + c;
}

int red(int a) {
   return blue(5);
}
```

Frame for function blue

0xbffeffee

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x14

\$sp: 0xbffeffee

**\$50:** 0x3 (blue's \$50)

**Execution context** 

### purple:

```
→14: addi $sp, $sp, -4
```

18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

2c: jr \$ra

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0

Frame for function blue

0xbffeffee

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x18

\$sp: 0xbffeffee

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

Currently executed instruction

#### purple:

14: addi \$sp, \$sp, -4

 $\rightarrow$ 18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

20: add \$v0, \$s0, \$zero

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

2c: jr \$ra

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0



Frame for function blue

0xbffeffea

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x18

\$sp: 0xbffeffea

**\$50:** 0x3 (blue's \$50)

**Execution context** 

#### purple:

14: addi \$sp, \$sp, -4

 $\rightarrow$ 18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0



Frame for function blue

0xbffeffea

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x1c

\$sp: 0xbffeffea

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

#### purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

-1c: add \$s0, \$a0, \$a1

20: add \$v0, \$s0, \$zero

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0

Frame for function blue

0x3 (blue's \$s0 value)

0xbffeffea

**\$a1:** 0x3 (purple's arg)

\$a0: 0x4 (purple's arg)

pc: 0x1c

\$sp: 0xbffeffea

**\$50:** 0x3 (blue's \$50)

**Execution context** 

Register \$s0 was used in blue, but since it will be **newly used in** leaf example, it is backed up

```
$50, 0($SP)
```

1c: add \$s0, \$a0, \$a1

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

\$ra: 0x5 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

2c: jr \$ra

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0

### Note: The Convention to Reduce Register Spilling

- •\$t0 \$t9: temporaries
  - -Can be overwritten by callee
- •\$s0 \$s7: saved
  - -Must be saved/restored (i.e., preserved) by callee

Caller (call B) Callee (Function B)

Frame for function blue

0x3 (blue's \$s0 value)

0xbffeffea

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x1c

\$sp: 0xbffeffea

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

#### purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

-1c: add \$s0, \$a0, \$a1

20: add \$v0, \$s0, \$zero

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0



Frame for function blue

0x3 

\$ra: 0x50 (blues)

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x20

\$sp: 0xbffeffea

\$50: 0x7 (purple's \$50)

**Execution context** 

purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

→20: add \$v0, \$s0, \$zero

\$s0, 0(\$sp) 24: lw

blue's \$s0 is overwritten, but it is preserved in the stack

4c: jal purple

50: add \$t0, \$s0, \$v0

Frame for function blue

0x3 (blue's \$s0 value)

#### Return value

0xbtte ea

\$v0: 0x7

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x24

\$sp: 0xbffeffea

**\$50:** 0x7 (purple's \$s0)

**Execution context** 

#### purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

\$s0, \$a0, \$a1 1c: add

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0

99

Frame for function blue

0x3 (blue's \$s0 value)

```
Now, restore blue's $50 before leaving the function
```

```
$v0: 0x7
$ra: 0x50 (blue's ret. addi.);
$a1: 0x3 (purple's arg)
$a0: 0x4 (purple's arg)
pc: 0x28
$sp: 0x5feffea
```

**\$50:** 0x3 (blue's \$50)

**Execution context** 

```
14: addi $sp, $sp, -4
18: sw $s0, 0($sp)
1c: add $s0, $a0, $a1
20: add $v0, $s0, $zero
$v0: 0x7
24: lw $s0, 0($sp)
$ra: 0x50(blue's ret. addi.)
28: addi $sp, $sp, 4
$a1: 0x3 (purple's arg)
20: jr $ra
```

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0



Frame for function blue

**0xbffeffee** 

\$v0: 0x7

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

pc: 0x2c

\$sp: 0xbffeffee

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

#### purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0

Frame for function blue

0xbffeffee

\$v0: 0x7

\$a1: 0x3 (purple's arg)

\$a0: 0x4 (purple's arg)

pc: 0x50

\$sp: 0xbffeffee

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

### purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

\$ra: 0x50 (blue's ret. addr.) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal

50: add

pc = \$ra

purple

\$t0, \$s0, \$v0



Frame for function blue

0xbffeffee

\$v0: 0x7

**\$a1:** 0x3 (purple's arg)

**\$a0:** 0x4 (purple's arg)

c: 0x50

\$sp: 0xbffeffee

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

#### purple:

14: addi \$sp, \$sp, -4

18: sw \$s0, 0(\$sp)

1c: add \$s0, \$a0, \$a1

\$v0, \$s0, \$zero 20: add

24: lw \$s0, 0(\$sp)

<mark>\$ra: 0x50 (blue's ret. addr.</mark>) 28: addi \$sp, \$sp, 4

\$ra 2c: jr

#### blue:

4c: jal purple

50: add \$t0, \$s0, \$v0

### Recap: MIPS General Purpose Registers

| # | Name   | Usage                       |
|---|--------|-----------------------------|
| 0 | \$zero | The constant value 0        |
| 1 | \$at   | Assembler temporary         |
| 2 | \$v0   | Values for results and      |
| 3 | \$v1   | expression evaluation       |
| 4 | \$a0   | Arguments                   |
| 5 | \$a1   |                             |
| 6 | \$a2   |                             |
| 7 | \$a3   |                             |
| 8 | \$t0   | Tempories                   |
| 9 | \$t1   | (Cal <sup>y</sup> egisters) |

### Used for function calls

| 14 | \$t6 |
|----|------|
| 15 | \$t7 |

| #  | Name         | Usage                   |
|----|--------------|-------------------------|
| 16 | <b>\$</b> s0 | Saved temporaries       |
| 17 | \$s1         | (Callee-save registers) |
| 18 | <b>\$</b> s2 |                         |
| 19 | <b>\$</b> s3 |                         |
| 20 | <b>\$</b> s4 |                         |
| 21 | <b>\$</b> s5 |                         |
| 22 | <b>\$</b> s6 |                         |
| 23 | \$s7         |                         |
| 24 | \$t8         | More temporaries        |
| 25 | \$t9         | (Caller-save registers) |
| 26 | \$k0         | Reserved for OS kernel  |
| 27 | \$k1         |                         |
| 28 | \$gp         | Global pointer          |
| 29 | \$sp         | Stack pointer           |
| 30 | \$fp         | Frame pointer           |
| 31 | \$ra         | Return address          |

### Recap: MIPS General Purpose Registers

| # | Name   | Usage                |
|---|--------|----------------------|
| 0 | \$zero | The constant value 0 |

# Registers primarily used as variables in programs

\$a1

|    | \$a2 |                         |
|----|------|-------------------------|
| 7  | \$a3 |                         |
| 8  | \$t0 | Temporaries             |
| 9  | \$t1 | (Caller-save registers) |
| 10 | \$t2 |                         |
| 11 | \$t3 |                         |
| 12 | \$t4 |                         |
| 13 | \$t5 |                         |
| 14 | \$t6 |                         |
| 15 | \$t7 |                         |

| #  | Name         | Usage                   |
|----|--------------|-------------------------|
| 16 | <b>\$</b> s0 | Saved temporaries       |
| 17 | <b>\$</b> s1 | (Callee-save registers) |
| 18 | <b>\$</b> s2 |                         |
| 19 | <b>\$</b> s3 |                         |
| 20 | \$s4         |                         |
| 21 | \$s5         |                         |
| 22 | <b>\$</b> s6 |                         |
| 23 | \$s7         |                         |
| 24 | \$t8         | More temporaries        |
| 25 | \$t9         | (Caller-save registers) |
| 26 | \$k0         | Reserved for OS kernel  |
| 27 | \$k1         |                         |
| 28 | \$gp         | Global pointer          |
| 29 | \$sp         | Stack pointer           |
| 30 | \$fp         | Frame pointer           |
| 31 | \$ra         | Return address          |

Life would be simple if all procedures were leaf procedures, but they aren't (3)
Let's consider about non-leaf procedures<sup>1)</sup>

# Be Careful When Invoking Non-Leaf Func!

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
}
```

\$ra: return address for red

```
int blue(int a) {
   int b = 3;
   c = purple(4, 3)
   return a + b + c;
}

int red(int a) {
   return blue(5);
}
```

# Be Careful When Invoking Non-Leaf Func!

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    c = purple(4, 3)
    return a + b + c;
int red(int a) {
    return blue(5);
```

\$ra: return address for red

At this time, due to jal...
\$ra: return address for blue

The return address can be overwritten, losing the return to red later

## Be Careful When Invoking Non-Leaf Func.

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    c = purple(4, 3)
    return a + b + c;
int red(int a) {
    return blue(5);
```

\$a0: 5 (blue's argument register)

# Be Careful When Invoking Non-Leaf Func!

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    c = purple(4, 3)
    return a + b + c;
int red(int a) {
    return blue(5);
```

\$a0: 5 (blue's argument register)

At this time...

\$a0: 4 (purple's argument register)

The information of the arguments can be overwritten

# How can we address these problems? → leverage stack

### Overview of Non-leaf Procedures

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
int red(int a) {
    return blue(5);
```

In this blue's stack frame,

- Push blue's argument registers (\$a0-\$a3)
- Push red's return address (\$ra)
- Push red's registers (\$s0-\$s7)
   ← Same with leaf procedures
- Push temporary registers before call purple (\$t0-\$t9)
- + Arrays, structures, ...

### **Non-leaf Procedures**

```
int purple(int g, h) {
    int f;
   f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
int red(int a) {
    return blue(5);
```

#### blue:

```
30: addi $sp, $sp, -12
34: sw $ra, 8($sp)
38: sw $a0, 4($sp)
3c: sw $s0, 0($sp)
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi $a1, $zero, 3
4c: jal purple
50: add $t0, $s0, $v0
54: lw $s0, 0($sp)
        $a0, 4($sp)
58: lw
5c: lw
        $ra, 8($sp)
60: add $v0, $a0, $t0
64: addi $sp, $sp, 12
68: jr
        $ra
```

113

```
Frame for function red
```

```
0xbfff0000
```

```
$a0: 0x5 (blue's arg)
pc: 0x30
$sp: 0xbfff0000
$s0: 0x1 (red's $s0)
```

**Execution context** 

```
blue:
 30: addi $sp, $sp, -12
34: sw
         $ra, 8($sp)
         $a0, 4($sp)
38: sw
         $s0, 0($sp)
 3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi
         $a1, $zero, 3
4c: jal
         purple
50: add $t0, $s0, $v0
 54: lw
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
5c: lw
         $ra, 8($sp)
         $v0, $a0, $t0
60: add
         $sp, $sp, 12
64: addi
68: jr
         $ra
```

### 112

## Non-leaf Procedure Example

```
Frame for
function red
         12
                 0xbffeffee
                   $a0: 0x5 (blue's arg)
                   pc: 0x34
                   $sp: 0xbffeffee
                   $50: 0x1 (red's $50)
```

```
30: addi $sp, $sp, -12
→ 34: sw $ra, 8($sp)
          $a0, 4($sp)
  38: sw
          $s0, 0($sp)
  3c: sw
 40: addi $s0, $zero, 3
 44: addi $a0, $zero, 4
 48: addi $a1, $zero, 3
 4c: jal
          purple
  50: add $t0, $s0, $v0
  54: lw
          $s0, 0($sp)
  58: lw
          $a0, 4($sp)
          $ra, 8($sp)
  5c: lw
          $v0, $a0, $t0
 60: add
          $sp, $sp, 12
 64: addi
  68: jr
          $ra
```

blue:

Main memory

**Execution context** 

Frame for function red

red's return address

0xbffeffee

```
$a0: 0x5 (blue's arg)
```

pc: 0x38

\$sp: 0xbffeffee

**\$50:** 0x1 (red's \$50)

**Execution context** 

```
blue:
  30: addi $sp, $sp, -12
  34: sw $ra, 8($sp)
           $a0, 4($sp)
→ 38: sw
           $s0, 0($sp)
  3c: sw
  40: addi $s0, $zero, 3
  44: addi $a0, $zero, 4
  48: addi $a1, $zero, 3
  4c: jal
           purple
  50: add $t0, $s0, $v0
  54: lw
           $s0, 0($sp)
  58: lw
           $a0, 4($sp)
  5c: lw
           $ra, 8($sp)
           $v0, $a0, $t0
  60: add
           $sp, $sp, 12
  64: addi
  68: jr
           $ra
```

```
Frame for function red
```

red's return address

5 (blue's argument)

```
0xbffeffee
```

```
$a0: 0x5 (blue's arg)
```

pc: 0x3c

\$sp: 0xbffeffee

**\$50: 0x1** (red's \$50)

Main memory Execution context

```
blue:
   30: addi $sp, $sp, -12
   34: sw $ra, 8($sp)
            $a0, 4($sp)
   38: SW
\rightarrow 3c: sw $s0, 0($sp)
   40: addi $s0, $zero, 3
   44: addi $a0, $zero, 4
   48: addi
            $a1, $zero, 3
   4c: jal
            purple
   50: add
            $t0, $s0, $v0
   54: lw
            $s0, 0($sp)
   58: lw
            $a0, 4($sp)
   5c: lw
            $ra, 8($sp)
            $v0, $a0, $t0
   60: add
            $sp, $sp, 12
   64: addi
```

\$ra

68: jr

30: addi \$sp, \$sp, -12

34: sw \$ra, 8(\$sp)

\$a0, 4(\$sp) 38: sw

\$s0, 0(\$sp) 3c: sw

→ 40: addi \$s0, \$zero, 3

44: addi \$a0. \$zero, 4

Since \$s0 will be **newly** 

used in blue, it is backed up

68: jr

blue:

```
$a0: 0x5 (blue's arg)
```

pc: 0x40

\$sp: 0xbffeffee

**\$50: 0x1** (red's \$50)

**Execution context** 

```
50: add
        $t0, $s0, $v0
54: lw
        $s0, 0($sp)
58: lw
        $a0, 4($sp)
        $ra, 8($sp)
5c: lw
        $v0, $a0, $t0
60: add
64: addi
        $sp, $sp, 12
```

\$ra

Main memory

Frame for

function red

5 (blue's argument)

1 (red's \$s0)



Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
}
```

```
0xbffeffee
```

```
red's $s0 is overwritten, but it is preserved from stack
```

34: sw

38: sw

3c: sw

blue:

```
$a0: 0x5 (blue's arg)
pc: 0x44
$sp: 0xbffeffe
$s0: 0x3 (blue's $s0)
```

```
Execution context
```

30: addi \$sp, \$sp, -12

40: addi \$s0, \$zero, 3

→ 44: addi \$a0, \$zero, 4

\$ra, 8(\$sp)

\$a0, 4(\$sp)

\$s0, 0(\$sp)

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
}
```

0xbffeffee

```
$a0: 0x4 (purple's arg)
pc: 0x48
$sp: 0xbffeffee
$s0: 0x3 (blue's $s0)
```

**Execution context** 

```
blue:
```

```
30: addi $sp, $sp, -12
34: sw $ra, 8($sp)
38: sw $a0, 4($sp)
3c: sw $s0, 0($sp)
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi $a1, $zero, 3
```

Blue's argument is overwritten, but it is preserved from stack

```
5c: lw $ra, 8($sp)
60: add $v0, $a0, $t0
64: addi $sp, $sp, 12
68: jr $ra
```

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
}
```

0xbffeffee

```
$a1: 0x3 (purple's arg)
$a0: 0x4 (purple's arg)
pc: 0x4c
$sp: 0xbffeffee
$s0: 0x3 (blue's $s0)
```

**Execution context** 

Main memory

```
blue:
 30: addi $sp, $sp, -12
         $ra, 8($sp)
 34: sw
         $a0, 4($sp)
38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
         $a1, $zero, 3
48: addi
4c: jal
         purple
 50: add
         $t0, $s0, $v0
54: lw
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
         $ra, 8($sp)
 5c: lw
         $v0, $a0, $t0
60: add
64: addi
         $sp, $sp, 12
```

\$ra

68: jr

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
}
```

0xbffeffee

```
$a1: 0x3 (purple's arg)
$a0: 0x4 (purple's arg)
pc: 0x50
$sp: 0xbffeffee
$s0: 0x3 (blue's $s0)
```

**Execution context** 

```
blue:
 30: addi $sp, $sp, -12
         $ra, 8($sp)
 34: sw
         $a0, 4($sp)
38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
         $a1, $zero, 3
48: addi
4c: jal
         purple
50: add
         $t0, $s0, $v0
 54: lw
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
         $ra, 8($sp)
 5c: lw
         $v0, $a0, $t0
60: add
64: addi
         $sp, $sp, 12
          $ra
68: jr
```

122

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

red's return address is overwritten, but it is preserved from stack

```
$ra: \( \text{0x50} \) (blue's ret. addr.)
$a1: \( \text{0x3} \) (purple's arg)
$a0: \( \text{0x4} \) (purple's arg)

$\text{pc: } \( \text{0x14} \)
$$sp: \( \text{0xbffeffee} \)
$$50: \( \text{0x3} \) (blue's $$s0)
```

**Execution context** 

```
30: addi $sp, $sp, -12
        $ra, 8($sp)
    SW
        $a0, 4($sp)
    SW
        $s0, 0($sp)
   SW
        $s0, $zero, 3
addi:
44: addi $a0, $zero, 4
48: addi
        $a1, $zero, 3
4c: jal
         purple
   ad4 $t0, $s0, $v0
        $50, 0($sp)
 $ra = pc
5 pc = target address
        $v0, $a0, $t0
60: add
64: addi $sp, $sp, 12
         $ra
```

blue:



Frame for function red

red's return address

```
int blue(int a) {
   int b = 3;
   return a + b + c;
```

#### blue:

```
30: addi $sp, $sp, -12
                  34: sw $ra, 8($sp)
                  38: sw $a0, 4($sp)
int c = purple(4, 3) 3c: SW $50, 0($sp)
                  40: addi $s0, $zero, 3
                  44. addi $a0 $zero
```

### Now, you can connect to the "Leaf Procedure Example" slides

```
$a0, 4($sp)
                $a0: 0x4 (purple's arg)
                                      58: lw
                                                 $ra, 8($sp)
                pc: 0x50
                                       5c: lw
                                      60: add
                                                $v0, $a0, $t0
                $sp: 0xbffeffee
                                      64: addi $sp, $sp, 12
                $50: 0x3 (blue's $50)
                                      68: jr
                                                 $ra
                 Execution context
Main memory
```

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
}
```

```
$v0: 0x7
$ra: 0x50 (blue's ret. addr.)
$a1: 0x3 (purple's arg)
$a0: 0x4 (purple's arg)
pc: 0x50
$sp: 0xbffeffee
$s0: 0x3 (blue's $s0)
```

**Execution context** 

```
blue:
 30: addi $sp, $sp, -12
         $ra, 8($sp)
 34: sw
         $a0, 4($sp)
 38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
         $a1, $zero, 3
48: addi
4c: jal
         purple
50: add
         $t0, $s0, $v0
 54: lw
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
         $ra, 8($sp)
 5c: lw
         $v0, $a0, $t0
60: add
64: addi
         $sp, $sp, 12
68: jr
          $ra
```

#### 125

## Non-leaf Procedure Example

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
   return a + b + c;
 $t0: 0xa
 $v0: 0x7
 $ra: 0x50 (blue's ret. addr.)
 $a1: 0x3 (purple's arg)
 $a0: 0x4 (purple's arg)
 pc: 0x54
 $sp: 0xbffeffee
 $50: 0x3 (blue's $50)
```

**Execution context** 

```
blue:
 30: addi $sp, $sp, -12
         $ra, 8($sp)
 34: sw
         $a0, 4($sp)
 38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi
         $a1, $zero, 3
4c: jal
         purple
 50: add
         $t0, $s0, $v0
54: lw
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
         $ra, 8($sp)
 5c: lw
         $v0, $a0, $t0
60: add
64: addi
         $sp, $sp, 12
```

\$ra

68: jr

30: addi \$sp, \$sp, -12

\$ra, 8(\$sp)

\$a0, 4(\$sp)

\$s0, 0(\$sp)

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
   int b = 3;
   int c = purple(4, 3)
   return a + b + c:
 $t0: 0xa
```

\$v0: 0x7

### Restore the values from stack!

blue:

34: sw

38: sw

3c: sw

```
10. oddi ¢c0, $zero, 3
             , $zero, 4
             , $zero, 3
```

```
$ra: 0x50 (blue's ret. addr.)
$a1: 0x3 (purple's arg)
$a0: 0x4 (purple's arg)
pc: 0x58
```

\$sp: 0xbffeffee

**\$50:** 0x3 (blue's \$s0)

**Execution context** 

```
50: add
         <u>$t0, $s0, $v0</u>
54:
    lw
         $s0, 0($sp)
         $a0, 4($sp)
58:
    lw
         $ra, 8($sp)
    lw
```

\$v0, \$a0, \$t0 60: add

\$sp, \$sp, 12 64: addi

68: jr \$ra

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
   return a + b + c;
 $t0: 0xa
 $v0: 0x7
 $ra: 0x50 (blue's ret. addr.)
 $a1: 0x3 (purple's arg)
 $a0: 0x4 (purple's arg)
 pc: 0x58
 $sp: 0xbffeffee
 $50: 0x1 (red's $50)
  Execution context
```

```
blue:
 30: addi $sp, $sp, -12
 34: sw $ra, 8($sp)
         $a0, 4($sp)
 38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi
         $a1, $zero, 3
4c: jal
         purple
 50: add
         $t0, $s0, $v0
 54: 1w
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
         $ra, 8($sp)
 5c: lw
         $v0, $a0, $t0
60: add
         $sp, $sp, 12
64: addi
68: jr
         $ra
```

blue:

68: jr

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
   return a + b + c;
 $t0: 0xa
 $v0: 0x7
 $ra: 0x50 (blue's ret. addr.)
 $a1: 0x3 (purple's arg)
 $a0: 0x5 (blue's arg)
 pc: 0x5c
 $sp: 0xbffeffee
 $50: 0x1 (red's $50)
```

**Execution context** 

```
30: addi $sp, $sp, -12
34: sw $ra, 8($sp)
         $a0, 4($sp)
38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi
         $a1, $zero, 3
4c: jal
         purple
50: add
        $t0, $s0, $v0
54: lw
        $s0, 0($sp)
58: lw
         $a0, 4($sp)
5c: lw
         $ra, 8($sp)
         $v0, $a0, $t0
60: add
        $sp, $sp, 12
64: addi
```

\$ra

blue:

68: jr

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
   int b = 3;
   int c = purple(4, 3)
   return a + b + c;
 $t0: 0xa
 $v0: 0x7
 $ra: red's ret. addr.
 $a1: 0x3 (purple's arg)
 $a0: 0x5 (blue's arg)
 pc: 0x60
 $sp: 0xbffeffee
 $50: 0x1 (red's $50)
```

**Execution context** 

```
30: addi $sp, $sp, -12
  34: sw $ra, 8($sp)
           $a0, 4($sp)
  38: SW
           $s0, 0($sp)
  3c: sw
  40: addi $s0, $zero, 3
  44: addi $a0, $zero, 4
  48: addi
           $a1, $zero, 3
  4c: jal
           purple
  50: add
           $t0, $s0, $v0
  54: lw
           $s0, 0($sp)
  58: lw
           $a0, 4($sp)
           $ra, 8($sp)
  5c: lw
           $v0, $a0, $t0
→ 60: add
           $sp, $sp, 12
  64: addi
```

\$ra

#### 130

## Non-leaf Procedure Example

Frame for function red

red's return address

5 (blue's argument)

1 (red's \$s0)

```
int blue(int a) {
   int b = 3;
   int c = purple(4, 3)
   return a + b + c;
 $t0: 0xa
 $v0: 0xf
 $ra: red's ret. addr.
 $a1: 0x3 (purple's arg)
 $a0: 0x5 (blue's arg)
 pc: 0x64
 $sp: 0xbffeffee
 $50: 0x1 (red's $50)
```

**Execution context** 

```
blue:
 30: addi $sp, $sp, -12
         $ra, 8($sp)
 34: sw
         $a0, 4($sp)
 38: SW
         $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi
         $a1, $zero, 3
4c: jal
         purple
 50: add
         $t0, $s0, $v0
 54: lw
         $s0, 0($sp)
58: lw
         $a0, 4($sp)
         $ra, 8($sp)
 5c: lw
60: add
         $v0, $a0, $t0
64: addi
         $sp, $sp, 12
```

\$ra

68: jr

Frame for function red

#### 0xbfff0000

```
$t0: 0xa
```

\$v0: 0xf

\$ra: red's ret. addr.

**\$a1:** 0x3 (purple's arg)

\$a0: 0x5 (blue's arg)

pc: 0x68

**\$sp:** 0xbfff0000

**\$50:** 0x1 (red's \$s0)

**Execution context** 

```
blue:
```

```
30: addi $sp, $sp, -12
34: sw $ra, 8($sp)
        $a0, 4($sp)
38: sw
        $s0, 0($sp)
3c: sw
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi
        $a1, $zero, 3
4c: jal
        purple
50: add $t0, $s0, $v0
54: lw
        $s0, 0($sp)
58: lw
        $a0, 4($sp)
         $ra, 8($sp)
5c: lw
```

60: add \$v0, \$a0, \$t0

64: addi \$sp, \$sp, 12

68: \$ra

### 32

## **Summary: Procedures Example**

```
int purple(int g, h) {
    int f;
    f = g + h;
    return f;
int blue(int a) {
    int b = 3;
    int c = purple(4, 3)
    return a + b + c;
int red(int a) {
   return blue(5);
```

```
blue:
purple:
14: addi $sp, $sp, -4
        $s0, 0($sp)
18: sw
1c: add $s0, $a0, $a1
20: add $v0, $s0, $zero
24: lw $s0, 0($sp)
28: addi $sp, $sp, 4
2c: jr
         $ra
```

```
30: addi $sp, $sp, -12
34: sw $ra, 8($sp)
38: sw $a0, 4($sp)
3c: sw $s0, 0($sp)
40: addi $s0, $zero, 3
44: addi $a0, $zero, 4
48: addi $a1, $zero, 3
4c: jal purple
50: add $t0, $s0, $v0
       $s0, 0($sp)
54: lw
       $a0, 4($sp)
58: lw
5c: lw $ra, 8($sp)
60: add $v0, $a0, $t0
64: addi $sp, $sp, 12
68: jr
        $ra
```

## **Summary: Data on the Stack**



- To hold values passed to a procedure as arguments
- To save registers that a procedure may modify, but which the procedure's caller does not want changed
- To provide space for variables (arrays, structures)

## Fun: Control Flow Hijack in Computer Security (Out-of-scope of the class)

Frame for function red

red's return address

Array A

1 (red's \$s0)



# Fun: Control Flow Hijack in Computer Security \* (Out-of-scope of the class)



Vulnerability: buffer overflow



## Fun: Control Flow Hijack in Computer Security (Out-of-scope of the class)



Main memory

CSE467: Computer Security

## Fun: Control Flow Hijack in Computer Security (Out-of-scope of the class)



### 13

## **Recursion Example**

• C code: int fact (int n) if (n < 1) return 1; else return n \* fact(n - 1); -Argument n in \$a0 -Result in \$v0

## Recursion Example

```
MIPS code:
 fact:
```

```
Observe yourselves
how the stack grows
```

```
# adjust stack for 2 items
   addi $sp, $sp, -8
   sw $ra, 4($sp)
                        # save return address
   sw $a0, 0($sp)
                        # save argument
   slti $t0, $a0, 1
                        # test for n < 1
   beq $t0, $zero, L1
   addi $v0, $zero, 1
                        # if so, result is 1
                        # pop 2 items from stack
   addi $sp, $sp, 8
   jr $ra
                        # and return
L1: addi $a0, $a0, -1
                        # else decrement n
                        # recursive call
   jal fact
   lw $a0, 0($sp)
                        # restore original n
   lw $ra, 4($sp)
                        # and return address
   addi $sp, $sp, 8
                        # pop 2 items from stack
                        # multiply to get result
   mul $v0, $a0, $v0
                        # and return
        $ra
   jr
```

## **Function Call Summary**



- MIPS ISA features supporting procedure call
  - \$a0-\$a3: argument
  - \$v0-\$v1: return value
  - \$ra: return address
  - Call instruction: jal
  - Return instruction: jr
- Stacks are used for preserving registers and return address
  - \$sp: stack pointer
  - \$fp: frame pointer → \$fp is optional and in practice rarely used

## Question?