



# Multithreaded C++0x: the Dawn of a new Standard

Michael Wong michaelw@ca.ibm.com IBM Toronto Lab Canadian C++ Standard Committee





#### **IBM Rational Disclaimer**

© Copyright IBM Corporation 2010. All rights reserved. The information contained in these materials is provided for informational purposes only, and is provided AS IS without warranty of any kind, express or implied. IBM shall not be responsible for any damages arising out of the use of, or otherwise related to, these materials. Nothing contained in these materials is intended to, nor shall have the effect of, creating any warranties or representations from IBM or its suppliers or licensors, or altering the terms and conditions of the applicable license agreement governing the use of IBM software. References in these materials to IBM products, programs, or services do not imply that they will be available in all countries in which IBM operates. Product release dates and/or capabilities referenced in these materials may change at any time at IBM's sole discretion based on market opportunities or other factors, and are not intended to be a commitment to future product or feature availability in any way. IBM, the IBM logo, Rational, the Rational logo, Telelogic, the Telelogic logo, and other IBM products and services are trademarks of the International Business Machines Corporation, in the United States, other countries or both. Other company, product, or service names may be trademarks or service marks of others.

#### The IBM Rational C/C++ Café

#### ibm.com/rational/cafe/community/ccpp





#### Join

A community of Industry Leaders in C/C++ Technology



#### Learn

To Take full advantage of the IBM C/C++ compilers



#### Download

Trials of new technology



#### Share

Participate in forum discussions. Follow and Respond to Blogs.



© 2010 IBM Corporation

# Agenda

- Concurrent C++0x examples
- Atomics header
- Atomic types
- Atomic operations
- Atomic relations
- Atomic ordering
- Q/A

4 IBM



#### Hello Concurrent World

```
#include <iostream>
#include <thread> //#1
void hello() //#2
  std::cout<<"Hello Concurrent World"<<std::endl;
int main()
  std::thread t(hello); //#3
  t.join(); //#4
```



# Is this valid C++ today? Are these equivalent?

```
int x = 0:
atomic<int> y = 0;
Thread 1:
 x = 17:
 y.store(1,
 memory order release);
  // or: y.store(1);
Thread 2:
 while
  (y.load(memory order acquir
 e) != 1)
               while
  // or:
  (y.load() != 1)
 assert(x == 17);
```

```
int x = 0;
atomic<int> y = 0;
Thread 1:
    x = 17;
    y = 1;
Thread 2:
    while (y != 1)
        continue;
    assert(x == 17);
```



# **Memory Model**

- Locks and atomic operations communicate nonatomic writes between two threads
- Volatile is not atomics
- Memory races cause undefined behavior
- Some optimizations are no longer legal
- Compiler may assume some loops terminate



# Message shared memory

#### Writes are explicitly communicated

- Between pairs of threads
- Through a lock or an atomic variable

#### The mechanism is acquire and release

- One thread releases its memory writes
  - V=32; atomic\_store\_explicit(&a,3, memory\_order\_release);
- Another thread acquires those writes
  - i=atomic\_load\_explicit(&a, memory\_order\_acquire); i+v;



# What is a memory location

- A non-bitfield primitive data object
- A sequence of adjacent bitfields
  - Not separated by a structure boundary
  - Not interrupted by the null bitfield
  - Avoid expensive atomic read-modify-write operations on bitfields



#### Data race condition

- A non-atomic write to a memory location in one thread
- A non-atomic read from or write to that same location in another thread
- With no happens-before relations between them
- Is undefined behaviour



# Effect on compiler optimization

- Some rare optimizations are restricted
  - Fewer speculative writes
  - Fewer speculative reads
- Some common optimizations can be augmented
  - They may assume that loops terminate
  - Nearly always true



#### Atomics: To Volatile or Not Volatile

- Too much history in volatile to change its meaning
- It is not used to indicate atomicity like Java
- Volatile atomic means something from the environment may also change this in addition to another thread



### Requirements on atomics

- Static initialization
- Reasonable implementation on current hardware
- Relative novices can write working code
- Experts can performance efficient code



# Consistency problem

- X and y are atomic and initially 0
  - Thread 1: x=1;
  - Thread 2: y=1;
  - Thread 3: if (x==1 && y==0)
  - Thread 4: if ( x==0 && y==1)
- Are both conditions exclusive?
  - Is there a total store order?
- The hardware/software system may not provide it
- Programming is harder without it



# Consistency models

#### Sequentially consistent

- What is observed is consistent with a sequential ordering of all events in the system
  - But comes with a very heavy cost

#### Weaker models

- More complex to code for some
  - But very efficient

#### What we decided

- Default is sequential consistency
- But allow weaker semantics explicitly



# Atomic Library (N2427)

- The problem:
  - Would like to implement, for example, counters, without locks using atomics

#### Advantages

- Sometimes enables much better performance
- No space for locks, sometimes simpler.
- Potentially safe for use with signal handlers, across processes.



#### **Atomic DCL**

```
T x;
atomic_bool x_init(false);
mutex m;
if (!x_init) {
    lock_guard _(m);
    if (!x_init) {
        x = ....
        x_init = true;
    }
}
use x;
```

Note: Atomics are still tricky. Only a single memory operation at a time is atomic!



# **Atomic Design**

- Want shared variables
  - that can be concurrently updated without introducing data race,
  - that are atomically updated and read
    - half updated states are not visible,
- that are implemented without lock overhead whenever the hardware allows,
- that provide access to hardware atomic read-modify write (fetchand-add, xchg, cmpxchg) instructions whenever possible.



#### Race Free semantics and Atomic Memory operations

- If a program has a race, it has undefined behavior
  - This is sometimes known as "catch fire" semantics
  - No compiler transformation is allowed to introduce a race
    - no invented writes
    - Possibly fewer speculative stores and (potentially) loads
- There are atomic memory operations that don't cause races
  - Can be used to implement locks/mutexes
  - Also useful for lock-free algorithms
- Atomic memory operations are expressed as library function calls
  - Reduces need for new language syntax



# **Atomic Operations and Type**

- Data race: if there is no enforced ordering between two accesses to a single memory location from separate threads, one or both of those accesses is not atomic, and one or both is a write, this is a data race, and causes undefined behavior.
- These types avoid undefined behavior and provide an ordering of operations between threads



# **Standard Atomic Types**

- #include <cstdatomic>
- atomic\_flag
- atomic\_bool
- atomic address
- Integral types:
  - atomic\_char, atomic\_schar, atomic\_uchar, atomic\_short, atomic\_ushort, atomic\_int, atomic\_uint, atomic\_long, atomic\_ulong, atomic\_llong, atomic\_ullong atomic\_char16\_t, atomic\_char32\_t, atomic\_wchar\_t
- Typedefs like those in <cstdint>
  - atomic\_int\_least8\_t, atomic\_uint\_least8\_t, atomic\_int\_least16\_t, atomic\_uint\_least16\_t, atomic\_int\_least32\_t, atomic\_uint\_least32\_t, atomic\_int\_least64\_t, atomic\_int\_fast8\_t, atomic\_uint\_fast8\_t, atomic\_uint\_fast16\_t, atomic\_uint\_fast16\_t, atomic\_uint\_fast32\_t, atomic\_uint\_fast32\_t, atomic\_uint\_fast32\_t, atomic\_uintptr\_t, atomic\_intptr\_t, atomic\_size\_t, atomic\_size\_t, atomic\_ptrdiff\_t, atomic\_intmax\_t, atomic\_uintmax\_t
- is\_lock\_free();
- Non-copyable, non-assignable



#### Minimal atomics

- Need 1 primitive data types that is a must, most modern hardware has instructions to implement the atomic operations
  - for small types
  - and bit-wise comparison, assignment (which we require)
  - atomic\_flag type static std::atomic\_flag v1= ATOMIC\_FLAG\_INIT If (atomic\_flag\_test\_and\_set(&v1)) atomic\_flag\_clear(&v1):
- For other types, hardware, atomic operations may be emulated with locks.
  - Sometimes this isn.t good enough:
    - across processes, in signal/interrupt handlers.
  - is\_lock\_free() returns false if locks are used, and operations may block.
- Operations on variable have attributes, which can be explicit
  - Acquire=get other memory writes
  - Release=give my memory writes
  - Acq\_and\_rel=Acquire and release at the same time
  - Relaxed=no acquire or released, non-deterministic, not synchronizing with the rest of memory, but still sequential
    view of that variable
  - Seq-cst=Fully ordered, extra ordering semantics beyond acquire and releases, this is sequentially consistent
  - Consumed=dependecy-based ordering

© 2010 IBM Corporation



### Std::atomic\_bool

- Most basic std::atomic\_bool, can be built from a non-atomic bool
- Can be constructed, initialized, assigned from a plain bool
- assignment operator from a non-atomic bool does not return a reference to the object assigned to, but it returns a bool with the value assigned (like all other atomic types).
  - prevents code that depended on the result of the assignment to have to explicitly load the value, potentially getting a modified result from another thread.
- replace the stored value with a new one and retrieve the original value
- a plain non-modifying query of the value with an implicit conversion to plain bool
- RMW operation that stores a new value if the current value is equal to an expected value is compare\_exchange\_{weak/strong}();
- If we have spurious failure:

bool expected=false; extern atomic\_bool b; // set somewhere else while(!b.compare\_exchange\_weak(expected,true) && !expected);

May not be lock free, need to check per instance



### Std::atomic\_address

- similar operations as std::atomic\_bool, can be constructed from non-atomic void\*
- all operations take and return void\*
- adds operations fetch\_add() and fetch\_sub() and += and -= as wrappers



#### **Basic atomics**

#### atomic<bool>

Load, store, swap, cas

#### atomic<int>

- Load, store, swap, cas
- Fetch-and-(add, sub, and, or, xor)

#### atomic<void \*>

- Load, store, swap, cas
- Fetch-and-(add, sub)



# Std::atomic\_i ntegral

- this adds fetch\_and, fetch\_or, fetch\_xor, and compound assignments like:
- +=,-=,&=,^=, pre and post increment and decrement
- missing division, multipication and shift operations, but atomic integrals are usually used as counters or bit masks, this is not a big loss
- all semantics match fetch\_add and fetch\_sub for atomic\_address: returns old value
- the compound assignments return new value
- ++x increments the variable and returns new value, x++ increments the variable and returns old value
- result is the value of the associated integral type



#### Other Atomic facilities

- Specializations for integral types, pointers
  - Provide atomic increment, decrement (++, --, +=, -=)
  - Note: x++ is very different from x = x + 1!
    - Unlike Java volatiles, where both are probably wrong!
- Non-template (C-like) atomic types
  - Template specializations inherit from these
- C-like stand-alone (atomic\_) function interfaces.



### Std::atomic <> template

- std::atomic<> to create an atomic user-defined type
- Specializations for integral types derived from std::atomic\_integral\_type, and pointer types
- Main benefit of the template is atomic variants of user-defined types, can't be just any UDT, it must fit this criteria:
  - must have trivial copy-assignment operator: no virtual functions or virtual bases and must use the compiler-generated copt-assignment operator
  - every base class and non-static data member of UDT must also have a trivial copy-assignment operator
  - Must be bitwise equality comparable
- Only have
  - load(), store()
- Assignment and conversion to the UDT
  - exchange(), compare\_exchange\_weak(), compare\_exchange\_strong()
  - assignment from and conversion to an instance of type T



#### Free functions

- Designed to be C compatible, so they use pointers and not references
- overloaded for each atomic type
- all take a pointer to the atomic object as first parameter
- 2 varieties
  - one without the memory order tag
  - one with an \_explict suffix and additional memory ordering tag, or tags
- std::atomic\_is\_lock\_free() comes in only one variety
  - std::atomic\_is\_lock\_free(&a) returns the same value as a.is\_lock\_free()
- std::atomic\_load(&a)returns the same value as a.load();
- std::atomic\_load\_explict(&a,std::memory\_order\_acquire) is the same as a.load(std::memory\_order\_acquire)

29



# Sequencing redefined for serial program

- Sequence points are ... gone!
- Sequence are now defined by ordering relations
  - Sequence-before
  - Indeterminately-sequenced
- A write/write or read/write pair relations
  - That are not sequenced before
  - That are not indeterminately-sequenced
  - Results in undefined behaviour



# Sequencing extended for parallel programs

- Sequenced-before
  - Provides intra-thread ordering
- Synchronizes with (Acquire and release)
  - Provide inter-thread ordering
- Happens-before relation
  - Between memory operations in different threads



# Sequenced before

- If a memory update or side-effect a is-sequenced-before another memory operation or side-effect b,
  - then informally a must appear to be completely evaluated before b in the sequential execution of a single thread, e.g. all accesses and side effects of a must occur before those of b.
  - We will say that a subexpression A of the source program is-sequenced-before another subexpression B of the same source program to indicate that all side-effects and memory operations performed by an execution of A occur-before those performed by the corresponding execution of B, i.e. as part of the same execution of the smallest expression that includes them both.
- We propose roughly that wherever the current standard states that there is a sequence point between A and B, we instead state that A is-sequencedbefore B. This will constitute the precise definition of is-sequenced-before on subexpressions, and hence on memory actions and side effects.



#### Cases

#### Function calls:

 The evaluations of the postfix expression and of the argument expressions are all unsequenced relative to one another. All side effects of argument expression evaluations are sequenced before the function is entered

#### Increment & Decrement:

 The value computation of the ++ expression is sequenced before the modification of the operand object.

#### Logical AND operator

 If the second expression is evaluated, every value computation and side effect associated with the first expression is sequenced before every value computation and side effect associated with the second expression.

#### Conditional Operator

 Every value computation and side effect associated with the first expression is sequenced before every value computation and side effect associated with the second or third expression.

#### Comma operator

 Every value computation and side effect associated with the left expression is sequenced before every value computation and side effect associated with the right expression.

© 2010 IBM Corporation



# Synchronizes with

- only between operations on atomic types
- operations on a data structure (locking a mutex) might provide this relationship if the data structire contains atomic types, and the operations on that data structure perform the appropriate operations internally
- definition:
  - a suitably-tagged atomic write operation on a variable x synchronizes-with a suitably-tagged atomic read operation on x that reads the value stored by (a) that write, (b) a subsequent atomic write operation on x by the same thread that performed the initial write, or (c) an atomic read-modify-write operation on x (such as fetch\_add() or compare\_exchange\_weak()) by any thread, that read the value written.
- Store-release synchronizes-with a load-acquire



# Happens before

- It specifies which operations see the effects of which other operations.
- An evaluation A happens before an evaluation B if:
  - A is sequenced before B, or
  - A synchronizes with B, or
  - for some evaluation X, A happens before X and X happens before B.



# Happens-before

```
Thread 1
if (!x_init.ld_acq())
                               Thread 2
                               if (!x_init.ld_acq())
  lock();
  if (!x_init.ld...())
                                 lock();
    X = \ldots;
                                 if (!x_init.ld...())
  x_init.store_rel(1);
  unlock();
                                 x_init.store_rel(1);
                                 unlock();
```

#1

#2



# **Memory Ordering Operations**

```
typedef enum memory_order {
  memory_order_relaxed, memory_order_consume,
  memory_order_acquire,
  memory_order_release, memory_order_acq_rel,
  memory_order_seq_cst
} memory_order;
```

- Every atomic operation has a default form, implicitly using seq\_cst, and a form with an explicit order argument
- When specified, argument is expected to be just an enum constant



# Memory Ordering Constraints

- Sequential Consistency
  - Single total order for all SC ops on all variables
  - default
- Acquire/Release
  - Pairwise ordering rather than total order
  - Independent Reads of Independent Writes don't require synchronization between CPUs
- Relaxed Atomics
  - Read or write data without ordering
  - Still obeys happens-before



# SC and happens-before

std::atomic\_bool x,y; std::atomic\_int z;x=false;y=false;z=0;



assert(z.load()!=0); //1



### Relaxed and happens-before

std::atomic\_bool x,y; std::atomic\_int z;x=false;y=false;z=0;



assert(z.load()!=0); //1



# Acquire-Release with Happens-before

std::atomic\_bool x,y; std::atomic\_int z;x=false;y=false;z=0;



assert(z.load()!=0); //1



# Food for thought and Q/A

- This is the chance to make comments on the C++0x FCD draft through us or the National Body rep:
  - http://www.openstd.org/jtc1/sc22/wg21/docs/papers/2010/n3092.pdf
- Memory Model:
  - <a href="http://www.hpl.hp.com/personal/Hans\_Boehm/c++m">http://www.hpl.hp.com/personal/Hans\_Boehm/c++m</a>
    <u>m</u>
- Participate and feedback to Compiler
- Talk to me at my blog:
  - http://www.ibm.com/software/rational/cafe/blogs/cppstandard



### My blogs and email address

michaelw@ca.ibm.com

Rational C/C++ cafe: http://www.ibm.com/software/rational/cafe/community/ccpp

My Blogs:

Parallel & Multi-Core Computing http://www.ibm.com/software/rational/cafe/blogs/ccpp-parallel-multicore

C++ Language & Standard http://www.ibm.com/software/rational/cafe/blogs/cpp-standard

Commercial Computing http://www.ibm.com/software/rational/cafe/blogs/ccpp-commercial

 Boost test results http://www.ibm.com/support/docview.wss?rs=2239&context=SSJT9L&uid=swg27006911

C/C++ Compilers Support Page http://www.ibm.com/software/awdtools/ccompilers/support/

C/C++ Feature Request Interface http://www.ibm.com/support/docview.wss?uid=swg27005811

 XL Fortran Compiler Support Page http://www.ibm.com/software/awdtools/fortran/xlfortran/support/

XL Fortran Feature Request Interface http://www.ibm.com/support/docview.wss?uid=swg27005812

© 2010 IBM Corporation



# Acknowledgement

 Some slides are borrowed from committee presentations by various committee members, their proposals, and private communication