Dave Estes - Senior Staff Engineer Qualcomm Innovation Center, Inc.

#### SchedMachineModel: Adding and Optimizing a Subtarget

QUALCOMM<sup>®</sup>





Demo Code at:

https://www.codeaurora.org/patches/quic/llvm/77947/

**Q**IIALCOMM°





Agenda

# Scheduling Overview

- Static Instruction Scheduling (Compile Time)
  - Ordering of instruction stream to minimize stalls and increase IPC
  - Critical for VLIW, still really important for simple in-order and out-of-order superscaler machines
- Dynamic Instruction Scheduling (On Device)
  - Selectively issuing instructions out-of-order to minimize stalls and increase IPC

#### LLVM Schedulers

- Pre 2008: SelectionDAGISel pass creates the ScheduleDAG from the SelectionDAG at the end of instruction selection
- ScheduleDAG works on SelectionDAG Nodes (SDNodes)

// Scheduler Class Hierarchy

#### ScheduleDAG

- ScheduleDAGFast
- ScheduleDAGRRList

#### LLVM Schedulers

- Circa 2008: Post Register Allocation pass added for instruction selection
- SchedulePostRATDList works on MachineInstrs

// Scheduler Class Hierarchy

#### ScheduleDAG

- ScheduleDAGSDNodes
  - ScheduleDAGFast
  - ScheduleDAGRRList
- ScheduleDAGInstrs
  - SchedulePostRATDList

## LLVM Schedulers

- Circa 2012: MIScheduler (ScheduleDAGMI) added as separate pass for pre-RA scheduling
- Circa 2014: MIScheduler adapted to optionally replace PostRA Scheduler

// Scheduler Class Hierarchy

#### ScheduleDAG

- ScheduleDAGSDNodes
  - ScheduleDAGFast
  - ScheduleDAGRRList
  - ScheduleDAGLinearize
  - ScheduleDAGVLIW
- ScheduleDAGInstrs
  - DefaultVLIWScheduler
  - ScheduleDAGMI
    - ScheduleDAGMILive
      - VLIWMachineScheduler
  - SchedulePostRATDList



Agenda

#### MIScheduler

- MIScheduler is slowly being adapted as the scheduler of the future
- AArch64 backend uses MIScheduler exclusively
- List Scheduler suitable for VLIW, out-of-order, and in-order machines
- Schemes: Top-Down, Bottom-Up, or Bi-Directional
- Heuristics: Register Pressure, Latency, Clustering, Critical Resource

## Using MIScheduler

- Enabled with -enable-misched and -misched-postra
- Optionally can override your target's TargetSubtargetInfo methods enableMachineScheduler() and enablePostMachineScheduler().
- Force scheme with -misched-topdown or -misched-bottomup
- Enable additional analysis / heuristics with -misched-cluster, -misched-cyclicpath, -misched-regpressure, and -mischedfusion
- Set scheduler (strategy) with -misched=(default, converge, ilpmax, ilpmin, or shuffle)

## Extending MIScheduler

- The pass calls MachineSchedulerBase::scheduleRegions() for each machine function
- scheduleRegions() calls
   ScheduleDAG::schedule() on each region
- schedule() uses the MachineSchedStrategy implementation to choose candidate instruction
- Customization Options (see MachineScheduler.h):
  - Create entire new pass
  - Override DAG builder and scheduler
  - Create an alternative MachineSchedStrategy

// The pass
MachineFunctionPass

- MachineSchedulerBase
  - MachineScheduler

// The scheduler
ScheduleDag

- ScheduleDAGInstrs
  - ScheduleDAGMI
    - ScheduleDAGMILive

// The strategy
MachineSchedStrategy

- ILPScheduler
- InstructionShuffler
- ConvergingVLIWScheduler
- GenericSchedulerBase
  - GenericScheduler
  - PostGenericScheduler
- R600SchedStrategy



#### Agenda

#### The Fun Part: TableGen

- SchedMachineModel is defined with TableGen
- RTM: <a href="http://llvm.org/docs/TableGen/index.html">http://llvm.org/docs/TableGen/index.html</a>



# Using TableGen

- Key Target and Subtarget details are defined with a TableGen Definition (.td) file
- TableGen Generators
  - --gen-register-info
  - --gen-instr-info
  - --gen-subtarget
  - --print-records

```
$ cd llvm/lib/Target/AArch64
$ ls *.td -cl
AArch64RegisterInfo.td
AArch64SchedA53.td
AArch64SchedA57.td
AArch64SchedA57WriteRes.td
AArch64SchedCyclone.td
AArch64Schedule.td
AArch64InstrFormats.td
AArch64InstrInfo.td
AArch64CallingConvention.td
AArch64InstrAtomics.td
AArch64.td
```

## Including TableGen'd Data



#### AArch64SchedA53.td

```
def CortexA53Model : SchedMachineModel {
  let MicroOpBufferSize = 0;
  let IssueWidth = 2;
  let MinLatency = 1;
  let LoadLatency = 3;
  let MispredictPenalty = 9;
}
```

#### AArch64MCTargetDesc.cpp

```
#define GET_SUBTARGETINFO_MC_DESC
#include "AArch64GenSubtargetInfo.inc"
```

#### AArch64GenSubtargetInfo.inc

## TableGen Basics

- Records: a name, list of values, and list of superclasses
  - def: concrete form of records
  - class: abstract form of records
  - multiclass: groups of abstract records
- Rich primitive types, loops, conditionals, arithmetic operators, and lists.

## SchedMachineModel Structure

- Ilvm/include/Ilvm/Target/TargetSchedule.td
- Ilvm/include/MC/MCSchedule.h

#### SchedMachineModel

- Cortex-A53 Sample
- Each Subtarget should define a SchedMachineModel

#### ProcResourceUnits

- Define the processor's resources which impact scheduling
- Pipelines, functional units, issue ports, etc.

```
// Modeling each pipeline as a ProcResource using the BufferSize = 0 since
// Cortex-A53 is in-order.
def A53UnitALU
                  : ProcResource<2> { let BufferSize = 0; } // Int ALU
def A53UnitMAC
                  : ProcResource<1> { let BufferSize = 0; } // Int MAC
def A53UnitDiv
                  : ProcResource<1> { let BufferSize = 0; } // Int Division
def A53UnitLdSt
                  : ProcResource<1> { let BufferSize = 0; } // Load/Store
def A53UnitB
                  : ProcResource<1> { let BufferSize = 0; } // Branch
def A53UnitFPALU
                  : ProcResource<1> { let BufferSize = 0; } // FP ALU
                  : ProcResource<1> { let BufferSize = 0; } // FP Mult/Div/Sqrt
def A53UnitFPMDS
```

## SchedReadWrite

- SchedReadWrite
  - SchedWrite: output operand schedule information
  - SchedRead: input operand schedule information
- Each instruction's output operand(s) is annotated with a default target SchedWrite
- Some instructions' input operands are annotated with a default target SchedRead

## WriteRes

- Defines new subtarget SchedWriteRes that maps resources the for a target SchedWrite
- Specifies which resources are required, duration, whether pipelined, and hazards

#### ReadAdvance

- Defines new subtarget SchedReadAdvance that maps forwarding information for a target SchedRead
- Used to model forwarding
- Considered an "advanced" modeling feature

```
// No forwarding for these reads.
def : ReadAdvance<ReadI, 0>;
def : ReadAdvance<ReadIM, 0>;
def : ReadAdvance<ReadIMA, 0>;
def : ReadAdvance<ReadExtrHi, 0>;
def : ReadAdvance<ReadAdrBase, 0>;
def : ReadAdvance<ReadAdrBase, 0>;
```

# Modeling Strategy

- Create Basic Model
  - Define SchedMachineModel
  - Define processor resources
  - Map processor resources to default target SchedWrites
- Refine Basic Model
  - Improve instruction scheduling information
  - Add forwarding
  - Add hazards
  - Optionally model key features of micro-architecture



Agenda

## Simple In-Order Machine



## Demonstrate: Implement

- 1. Edit AArch64.td to add new subtarget
- 2. Create AArch64SchedDemo.td
- 3. Add SchedMachineModel
- 4. Add ProcResources
- 5. Create each SchedWriteRes
- 6. Create each SchedReadAdvance and zero
- 7. Build

Demo Code at:

https://www.codeaurora.org/patches/quic/Ilvm/77947/

## Demonstrate: Evaluate

- 1. Compile a test with debug output
- 2. Go over the output observing candidate reasons
- 3. Illustrate example lit test



Agenda

#### InstRW

 InstRW is used to refine instruction scheduling information for the subtarget, overriding the target defaults

```
// Miscellaneous
def : InstRW<[WriteI], (instrs COPY)>;
// Defining new, named SchedWrites for re-use within the subtarget
def A53WriteVLD1 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 4; }
def A53WriteVLD2 : SchedWriteRes<[A53UnitLdSt]> { let Latency = 5;
                                                   let ResourceCycles = [2]; }
// Using the new SchedWrites to instructions matched by regex
def: InstRW<[A53WriteVLD1], (instregex "LD1Onev(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
def: InstRW<[A53WriteVLD2], (instregex "LD1Twov(8b|4h|2s|1d|16b|8h|4s|2d)$")>;
def : InstRW<[A53WriteVLD1, WriteAdr],</pre>
             (instregex "LD1Rv(8b|4h|2s|1d|16b|8h|4s|2d) POST$")>;
def : InstRW<[A53WriteVLD2, WriteAdr],</pre>
             (instregex "LD1Twov(8b|4h|2s|1d|16b|8h|4s|2d) POST$")>;
```

#### ReadAdvance

 Defines new subtarget SchedReadAdvance that maps forwarding information for a target SchedRead

```
// ALU - Most operands in the ALU pipes are not needed for two cycles.
def : ReadAdvance<ReadI, 2, [WriteImm, WriteI,</pre>
                              WriteISReq, WriteIEReq, WriteIS,
                              WriteID32, WriteID64,
                              WriteIM32,WriteIM64]>;
// MAC - Operands are generally needed one cycle later in the MAC pipe.
         Accumulator operands are needed two cycles later.
//
def : ReadAdvance<ReadIM, 1, [WriteImm, WriteI,</pre>
                                WriteISReg, WriteIEReg, WriteIS,
                                WriteID32, WriteID64,
                               WriteIM32,WriteIM64]>;
def : ReadAdvance<ReadIMA, 2, [WriteImm, WriteI,</pre>
                                 WriteISReg, WriteIEReg, WriteIS,
                                 WriteID32, WriteID64,
                                 WriteIM32,WriteIM64]>;
```

## SchedVariant

- Used when the scheduling information is variant
- Determined at compile time based on the supplied SchedPredicate

## WriteSequence

- Used to defined a dependent sequence of SchedWrites
- Latencies are additive
- Cyclone Sample

```
// SCVT/UCVT S/D, Rd = VLD5+V4: 9 cycles.
def CyWriteCvtToFPR : WriteSequence<[WriteVLD, CyWriteV4]>;
def : InstRW<[CyWriteCopyToFPR], (instregex "FCVT[AMNPZ][SU][SU][WX][SD]r")>;

// FCVT Rd, S/D = V6+LD4: 10 cycles
def CyWriteCvtToGPR : WriteSequence<[CyWriteV6, WriteLD]>;
def : InstRW<[CyWriteCvtToGPR], (instregex "[SU]CVTF[SU][WX][SD]r")>;
```

# Closing

- Thanks for all of the LGTMs
- A very special thanks to Andy Trick
- Further Questions: Dave Estes < cestes@codeaurora.org >