# Blowing up the (C++11) atomic barrier

Optimizing C++11 atomics in LLVM

Robin Morisset, Intern at Google

Background: C++11 atomics

Optimizing around atomics

Fence elimination

Miscellaneous optimizations

Further work: Problems with atomics

Background: C++11 atomics

Optimizing around atomics

Fence elimination

Miscellaneous optimizations

Further work: Problems with atomics

## Can this possibly print 0-0?

#### Thread 1

```
x <- 1;
print y;
```

#### **Thread 2**

```
y <- 1;
print x;
```

#### Can this possibly print 0-0?

Yes if your compiler reorder accesses

#### Thread 1

```
print y;
x <- 1;</pre>
```

#### Thread 2

```
print x;
y <- 1;</pre>
```

#### Can this possibly print 0-0?

Yes on x86: needs a fence

```
Flush your (FIFO) store buffer
```

```
x <- 1;
mfence;
print y;</pre>
```

```
y <- 1;
mfence;
print x;</pre>
```

### Can this possibly print 0?

```
x <- 42;
ready <- 1;
```

```
if (ready)
  print x;
```

#### Can this possibly print 0?

Yes on ARM

Flush your (non-FIFO) store buffer

```
x <- 42;
dmb ish;
ready <- 1;</pre>
```

```
if (ready)
  print x;
```

#### Can this possibly print 0?

Yes on ARM: needs 2 fences to prevent

```
Flush your (non-FIFO) store buffer
```

```
x <- 42;
dmb ish;
ready <- 1;</pre>
```

Don't speculate reads across

```
if (ready)
  dmb ish;
  print x;
```

# Doing it portably C11/C++11 memory model

- data race (dynamic) = undefined
- no data race (using mutexes)
   = intuitive behavior ("Sequentially consistent")
- for lock-free code: atomic accesses

#### Sequentially consistent

```
x.store(1, seq_cst);
print(y.load(seq_cst));
```

```
y.store(1, seq_cst);
print(x.load(seq_cst));
```

#### Release/acquire

```
x = 42;
ready.store(1, release);
```

```
if (ready.load(acquire))
    print(x);
```

#### Release/acquire

#### Release/acquire

Background: C++11 atomics

Optimizing around atomics

Fence elimination

Miscellaneous optimizations

Further work: Problems with atomics

#### Compiler optimizations?

```
void foo(int *x, int n) {
  for(int i=0; i<n; ++i){
    *x *= 42;
  }
}</pre>
```

LICM

```
void foo(int *x, int n) {
  int tmp = *x;
  for(int i=0; i < n; ++i){
    tmp *= 42;
  }
  *x = tmp;
}</pre>
```

#### Compiler optimizations?

```
void foo(int *x, int n) {
    int tmp = *x;

    *x = tmp;
}
```

## Compiler optimizations?

```
void foo(int *x, int n) {
void foo(int *x, int n) {
                                              int tmp = *x;
                                   LICM
                                              *x = tmp;
                  ++(*x); // in another thread...
```

# Never introduce a store where there was none

```
x = 42;
...
x = 43;
```

```
x = 42;
flag1.store(true, release);
while (!flag2.load(acquire))
    continue;
x = 43;
```

```
x = 42;
flag1.store(true, release);
while (!flag2.load(acquire))
    continue;
x = 43;
while (!flag2.store(true, release);

continue;
flag2.store(true, release);
```

```
while (!flag2.load(acquire))
   continue;
x = 43;
Race!

print(x);
flag2.store(true, release);
```

```
x = 42;
                                      while (!flag1.load(acquire))
flag1.store(true, release);
                                           continue;
                                        print(x);
                                   Race!
```

# Anything can happen to memory between a release and an acquire

Background: C++11 atomics

Optimizing around atomics

Fence elimination

Miscellaneous optimizations

Further work: Problems with atomics

#### Fence elimination

```
int t = y.load(acquire);
int t = y.load(a
```



#### 2 fences on main path



#### 1 fence on main path



#### 1 fence on main path



#### Build graph from CFG











Build graph from CFG
Identify sources/sinks
Annotate with frequency
Find min-cut
Move fences

```
while(flag.load(acquire))
{}

dmb ish
bnz .loop
```





Background: C++11 atomics

Optimizing around atomics

Fence elimination

Miscellaneous optimizations

Further work: Problems with atomics

x.load(release) ?

x.load(release) ?

x.fetch\_add(0, release)

x.load(release) ?

x86

mov %eax, \$0
lock
xadd (%ebx), %eax

x86 x.load(release) ? mov %eax, \$0 x.fetch\_add(0, release) lock xadd (%ebx), %eax mfence mov %eax, (%ebx)

7200%
speedup
for a
seqlock\*

x.store(0, release)

#### Power

hwsync stw ...

ARM

dmb sy

str ...

x.load(acquire)

lwz ...

hwsync

ldr ...

dmb sy

x.store(0, release)

#### Power

lwsync

stw ...

#### ARM

dmb ish

str ...

x.load(acquire)

lwz ...

lwsync

ldr ...

dmb ish

x.store(0, release)

#### Power

lwsync stw ...

# ARM (Swift)

dmb ishst
str ...

x.load(acquire)

lwz ...
lwsync

ldr ...
dmb ish

#### Power

```
rlwinm r2, r3, 3, 27, 28
   li r4, 2
   xori r5, r2, 24
    rlwinm r2, r3, 0, 0, 29
   li r3, 255
    slw r4, r4, r5
    slw r3, r3, r5
    and r4, r4, r3
LBB4_1:
   lwarx r5, 0, r2
   andc r5, r5, r3
   or r5, r4, r5
    stwcx. r5, 0, r2
    bne cr0, LBB4_1
```

#### Shuffling

x.store(2, relaxed)

#### Power

```
rlwinm r2, r3, 3, 27, 28
    li r4, 2
    xori r5, r2, 24
    rlwinm r2, r3, 0, 0, 29
   li r3, 255
    slw r4, r4, r5
    slw r3, r3, r5
    and r4, r4, r3
LBB4_1:
   lwarx r5, 0, r2
    andc r5, r5, r3
   or r5, r4, r5
    stwcx. r5, 0, r2
    bne cr0, LBB4_1
```

#### Power

## Shuffling

x.store(2, relaxed)

```
rlwinm r2, r3, 3, 27, 28
    li r4, 2
    xori r5, r2, 24
    rlwinm r2, r3, 0, 0, 29
   li r3, 255
    slw r4, r4, r5
    slw r3, r3, r5
    and r4, r4, r3
LBB4_1:
   lwarx r5, 0, r2
    andc r5, r5, r3
   or r5, r4, r5
    stwcx. r5, 0, r2
    bne cr0, LBB4_1
```

Loop

#### Power

```
Shuffling
```

x.store(2, relaxed)

#### Load linked Store conditional

Loop

```
rlwinm r2, r3, 3, 27, 28
    li r4, 2
    xori r5, r2, 24
    rlwinm r2, r3, 0, 0, 29
    li r3, 255
    slw r4, r4, r5
    slw r3, r3, r5
    and r4, r4, r3
LBB4_1:
   lwarx r5, 0, r2
    andc r5, r5, r3
    or r5, r4, r5
   stwcx. r5, 0, r2
    bne cr0, LBB4_1
```

### Power

```
li r2, 2
stb r2, 0(r3)
```

## x86

```
mov %eax, $2
mov (%ebx), %eax
```

## x86

mov (%ebx), \$2

Background: C++11 atomics

Optimizing around atomics

Fence elimination

Miscellaneous optimizations

Further work: Problems with atomics

```
print(y.load(relaxed));
x.store(1, relaxed);
```

```
print(x.load(relaxed));
y.store(1, relaxed);
```

```
print(y.load(relaxed));
x.store(1, relaxed);

y.store(1, relaxed);
```

Can print 1-1

```
t_y = y.load(relaxed);
x.store(t_y, relaxed);
y.store(t_x, relaxed);
```

$$x = y = ???$$

```
if(y.load(relaxed))
x.store(1, relaxed);
print("foo");

if(x.load(relaxed))
y.store(1, relaxed);
print("bar");
```

Can print foobar!

```
*x = 42;
x.store(1, release);

t = x.load(consume);
print(*t);
```

Ordered

```
*x = 42;
x.store(1, release);

*x = 42;
print(*(y + t - t));
```

???

## Conclusion

- Atomics = portable lock-free code in C11/C++11
- Tricky to compile, but can be done
- Lots of open questions

# Questions?