#### Global Instruction Selection

A Proposal

Quentin Colombet Apple

# What Is Instruction Selection?

Translation from target independent intermediate representation (IR) to target specific IR.

LLVM IR -> MachineInstr

## SelectionDAG (SD) ISel

**LLVM IR** FastPath GoodPath SDBuilder ← FastISel Fail **SDNode** Hooks DAGCombiner Target Legalize\* DAGCombiner Select Schedule **MachineInstr** 

## SelectionDAG (SD) ISel



Hooks Target

LLVM IR (-> SDNode) -> MachineInstr

### Problems with SDISel

- Basic block scope
- SDNode IR, specific to instruction selection
- Monolithic

### Goals

- Global
- Fast
- Shared code for fast and good paths
- IR that represents ISA concepts better
- More flexible pipeline
- Easier to maintain/understand
- Self contained representation
- No change to LLVM IR

#### Non-Goals for the Prototype

- Reuse of InstCombine
- Improve TableGen
- Support target specific features

## Why Not Fix SDISel?

- Hard limitations of the underlying representation
- Would introduce SDNode IR to optimizers
- SDNode IR can be avoided
- Inherent overhead

## Global ISel

#### **LLVM IR**

**LLVM IR**→ IRTranslator

LLVM IR to generic (G) MachineInstr

LLVM IR to generic (G) MachineInstr

LLVM IR to generic (G) MachineInstr

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr

```
foo:
  val = ...
  addr = ...
  loaded = gLD addr
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr

```
foo:
  val = ...
  addr = ...
  loaded = gLD (double) addr
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstruction MachineInstruction to 0..\*

```
foo:
  val = ...
  addr = ...
  loaded(64) = gLD (double) addr
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - MachineInstrs get a type
  - Virtual registers get a size

```
foo:
    val(64) = ...
    addr(32) = ...
    loaded(64) = gLD (double) addr
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - MachineInstrs get a type
  - Virtual registers get a size

```
foo:
    val(64) = ...
    addr(32) = ...
    loaded(64) = gLD (double) addr
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - MachineInstrs get a type
  - Virtual registers get a size

```
foo:
    val(64) = ...
    addr(32) = ...
    loaded(64) = gLD (double) addr
    and(64) = gAND (i64) val, loaded
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - MachineInstrs get a type
  - Virtual registers get a size

```
foo:
    val(64) = ...
    addr(32) = ...
    loaded(64) = gLD (double) addr
    and(64) = gAND (i64) val, loaded
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - MachineInstrs get a type
  - Virtual registers get a size

```
foo:
    val(64) = ...
    addr(32) = ...
    loaded(64) = gLD (double) addr
    and(64) = gAND (i64) val, loaded
    ... = and
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - MachineInstrs get a type
  - Virtual registers get a size

```
foo:
    val(64) = ...
    addr(32) = ...
    loaded(64) = gLD (double) addr
    and(64) = gAND (i64) val, loaded
    ... = and
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - New MachineInstrs get a type
  - Virtual registers get a size
    - ABI lowering

```
foo:
    val(64) = ... R0,R1
    addr(32) = ...
    loaded(64) = gLD (double) addr
    and(64) = gAND (i64) val, loaded
    ... = and
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - New MachineInstrs get a type
  - Virtual registers get a size
    - ABI lowering

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = ...
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  ... = and
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - NEW MachineInstrs get a type
  - Virtual registers get a size
    - ABI lowering

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
... = and
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - NEW MachineInstrs get a type
  - Virtual registers get a size
    - ABI lowering

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - NEW MachineInstrs get a type
  - Virtual registers get a size
    - ABI lowering

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

- LLVM IR to generic (G) MachineInstr
  - One IR instruction to 0..\* (G) MachineInstr
  - NEW MachineInstrs get a type
  - Virtual registers get a size
    - ABI lowering

**LLVM IR**→ IRTranslator

**LLVM IR** → IRTranslator → (G)**MI** 

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

No illegal types, just illegal operations

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
  tB
```

```
val(FPR,64) = VMOVDRR R0,R1
addr(32) = COPY R2
loaded(64) = gLD (double) addr
and(64) = gAND (i64) val, loaded
R0,R1 = VMOVRRD and
tBX_RET R0<imp-use>,R1<imp-use>
```

No illegal types, just illegal operations

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
  tBX
```

```
val(FPR,64) = VMOVDRR R0,R1
addr(32) = COPY R2
loaded(64) = gLD (double) addr
and(64) = gAND (i64) val, loaded
R0,R1 = VMOVRRD and
tBX_RET R0<imp-use>,R1<imp-use>
```

No illegal types, just illegal operations

```
val(FPR,64) = VMOVDRR R0,R1
addr(32) = COPY R2
loaded(64) = gLD (double) addr
and(64) = gAND (i64) val, loaded
tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = extract val
  low(32),high(32) = extract loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64)
  and(64) = build_sequence land, hand
  VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

No illegal types, just illegal operations

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = extract val
  low(32),high(32) = extract loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = build_sequence land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

No illegal types, just illegal operations

- Illegal (G)MachineInstr to legal (G)MachineInstr
  - State expressed in the IR (extract, build\_sequence)
    - Iterative process
    - Set of transformations
    - Iterate until no more changes

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  and(64) = gAND (i64) val, loaded
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = extract val
  low(32),high(32) = extract loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = build_sequence land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

No illegal types, just illegal operations

- Illegal (G)MachineInstr to legal (G)MachineInstr
  - State expressed in the IR (extract, build\_sequence)
    - Iterative process
    - Set of transformations
    - Iterate until no more changes

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = extract val
  low(32),high(32) = extract loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = build_sequence land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```



foo:

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = extract val
  low(32),high(32) = extract loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = build_sequence land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
val(FPR,64) = VMOVDRR R0,R1
addr(32) = COPY R2
loaded(64) = gLD (double) addr
lval(32),hval(32) = VMOVRRD val
low(32),high(32) = VMOVRRD loaded
land(32) = gAND (i32) lval, low
hand(32) = gAND (i32) hval, high
and(64) = VMOVDRR land, hand
R0,R1 = VMOVRRD and
tBX_RET R0<imp-use>,R1<imp-use>
```





#### foo:

```
val(FPR,64) = VMOVDRR R0,R1
addr(32) = COPY R2
loaded(64) = gLD (double) addr
lval(32),hval(32) = VMOVRRD val
low(32),high(32) = VMOVRRD loaded
land(32) = gAND (i32) lval, low
hand(32) = gAND (i32) hval, high
and(64) = VMOVDRR land, hand
R0,R1 = VMOVRRD and
tBX_RET R0<imp-use>,R1<imp-use>
```



```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
roo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX RET R0<imp-use>,R1<imp-use>
```

- Assign virtual registers to register bank
- Avoid cross domain penalties
- Aware of register pressure



```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(GPR,32) = COPY R2
  loaded(FPR,64) = gLD (double) addr
  lval(GPR,32),hval(GPR,32) = VMOVRRD val
  low(GPR,32),high(GPR,32) = VMOVRRD loaded
  land(GPR,32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
  and(FPR,64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

- Assign virtual registers to register bank
- Avoid cross domain penalties
- Aware of register pressure



- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode



- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode



- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode



- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode



- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode

foo:



```
roo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
val(FPR,64) = VMOVDRR R0,R1
addr(32) = COPY R2
loaded(64) = gLD (double) addr
lval(32),hval(32) = VMOVRRD val
low(32),high(32) = VMOVRRD loaded
land(32) = gAND (i32) lval, low
hand(32) = gAND (i32) hval, high
and(64) = VMOVDRR land, hand
R0,R1 = VMOVRRD and
tBX_RET R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode



```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
roo:
    val1(GPR,32), val2(GPR,32) = COPIES R0,R1
    addr(32) = COPY R2
    loaded(64) = gLD (double) addr
    lval(32), hval(32) = COPIES val1, val2
    low(32), high(32) = VMOVRRD loaded
    land(32) = gAND (i32) lval, low
    hand(32) = gAND (i32) hval, high
    and(64) = VMOVDRR land, hand
    R0,R1 = VMOVRRD and
    tBX_RET R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code



```
foo:
  val(FPR,64) = VMOVDRR R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = VMOVRRD val
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
roo:
    val1(GPR,32), val2(GPR,32) = COPIES R0,R1
    addr(32) = COPY R2
    loaded(64) = gLD (double) addr
    lval(32), hval(32) = COPIES val1, val2
    low(32), high(32) = VMOVRRD loaded
    land(32) = gAND (i32) lval, low
    hand(32) = gAND (i32) hval, high
    and(64) = VMOVDRR land, hand
    R0,R1 = VMOVRRD and
    tBX_RET R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code



```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = COPIES val1, val2
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = COPIES val1, val2
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code



```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = COPIES val1, val2
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(32) = COPY R2
  loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
  lval(32),hval(32) = COPIES val1, val2
  low(32),high(32) = COPIES loaded1,loaded2
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET_R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code



```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(32) = COPY R2
  loaded(64) = gLD (double) addr
  lval(32),hval(32) = COPIES val1, val2
  low(32),high(32) = VMOVRRD loaded
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
```

```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(32) = COPY R2
  loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
  lval(32),hval(32) = COPIES val1, val2
  low(32),high(32) = COPIES loaded1,loaded2
  land(32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
  R0,R1 = VMOVRRD and
  tBX_RET_R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code



```
foo:
                                           foo:
  val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                             val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                              addr(GPR,32) = COPY R2
  addr(32) = COPY R2
  loaded1(GPR, 32) = gLD (i32) addr
                                              loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
                                              loaded2(GPR,32) = gLD (i32) addr, #4
  lval(32), hval(32) = COPIES val1, val2
                                              lval(GPR, 32), hval(GPR, 32) = COPIES val1, val2
  low(32), high(32) = COPIES loaded1, loaded2 low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2
  land(32) = gAND (i32) lval, low
                                              land(GPR,32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
                                             hand(GPR,32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
                                              and1(GPR,32), and2(GPR,32) = COPIES land, hand
                                             R0,R1 = COPIES and 1, and 2
  R0_R1 = VMOVRRD and
  tBX_RET R0<imp-use>,R1<imp-use>
                                             tBX_RET R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code



```
foo:
                                           foo:
  val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                             val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                              addr(GPR,32) = COPY R2
  addr(32) = COPY R2
  loaded1(GPR, 32) = gLD (i32) addr
                                              loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
                                              loaded2(GPR,32) = gLD (i32) addr, #4
  lval(32), hval(32) = COPIES val1, val2
                                             lval(GPR, 32), hval(GPR, 32) = COPIES val1, val2
  low(32), high(32) = COPIES loaded1, loaded2
                                             low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2
  land(32) = gAND (i32) lval, low
                                             land(GPR,32) = gAND (i32) lval, low
  hand(32) = gAND (i32) hval, high
                                             hand(GPR,32) = gAND (i32) hval, high
  and(64) = VMOVDRR land, hand
                                             and1(GPR,32), and2(GPR,32) = COPIES land, hand
  R0.R1 = VMOVRRD and
                                             R0,R1 = COPIES and 1, and 2
  tBX_RET R0<imp-use>,R1<imp-use>
                                             tBX_RET R0<imp-use>,R1<imp-use>
```

- RegBankSelect:
  - Asks the target what register banks are supported for a given opcode
  - Assigns register banks to avoid cross bank copies
  - May use the LegalizerToolkit to change the code

```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
  loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
  lval(GPR,32),hval(GPR,32) = COPIES val1, val2
  low(GPR,32),high(GPR,32) = COPIES loaded1,loaded2
  land(GPR,32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
  R0,R1 = COPIES and1, and2
  tBX_RET R0<imp-use>,R1<imp-use>
```

• (G)MachineInstr to MachineInstr

```
foo:
  val1(GPR,32),val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
  loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
  lval(GPR,32),hval(GPR,32) = COPIES val1, val2
  low(GPR,32),high(GPR,32) = COPIES loaded1,loaded2
  land(GPR,32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
  R0,R1 = COPIES and1, and2
  tBX_RET R0<imp-use>,R1<imp-use>
```

• (G)MachineInstr to MachineInstr In-place morphing

```
foo:
                                                    foo:
  val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                                      val1(GPR,32), val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
                                                      addr(GPR,32) = COPY R2
                                                      loaded1(GPR, 32) = gLD (i32) addr
  loaded1(GPR,32) = gLD (i32) addr
                                                      loaded2(GPR, 32) = gLD (i32) addr, #4
  loaded2(GPR,32) = gLD (i32) addr, #4
  lval(GPR, 32), hval(GPR, 32) = COPIES val1, val2
                                                      lval(GPR, 32), hval(GPR, 32) = COPIES val1,
  low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2 low(GPR, 32), high(GPR, 32) = COPIES loaded1
  land(GPR,32) = gAND (i32) lval, low
                                                      land(GPR,32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
                                                      hand(GPR,32) = gAND (i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
                                                      and1(GPR,32), and2(GPR,32) = COPIES land,
                                                      R0,R1 = COPIES and 1, and 2
  R0,R1 = COPIES and 1, and 2
  tBX_RET R0<imp-use>,R1<imp-use>
                                                      tBX RET R0<imp-use>,R1<imp-use>
```

• (G)MachineInstr to MachineInstr In-place morphing

```
foo:
                                                    foo:
  val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                                      val1(GPR,32), val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
                                                      addr(GPR,32) = COPY R2
                                                      loaded1(GPR, 32) = gLD (i32) addr
  loaded1(GPR,32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
                                                      loaded2(GPR, 32) = gLD(i32) addr, #4
  lval(GPR, 32), hval(GPR, 32) = COPIES val1, val2
                                                      lval(GPR, 32), hval(GPR, 32) = COPIES val1,
  low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2 low(GPR, 32), high(GPR, 32) = COPIES loaded1
  land(GPR,32) = gAND (i32) lval, low
                                                      land(GPR, 32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
                                                      hand(GPR,32) = t2ANDrr(i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
                                                      and1(GPR,32), and2(GPR,32) = COPIES land,
  R0,R1 = COPIES and 1, and 2
                                                      R0,R1 = COPIES and 1, and 2
  tBX_RET R0<imp-use>,R1<imp-use>
                                                      tBX RET R0<imp-use>,R1<imp-use>
```

• (G)MachineInstr to MachineInstr In-place morphing

```
foo:
                                                    foo:
  val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                                      val1(GPR,32), val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
                                                      addr(GPR,32) = COPY R2
  loaded1(GPR, 32) = gLD (i32) addr
                                                      loaded1(GPR, 32) = gLD (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
                                                      loaded2(GPR, 32) = gLD (i32) addr, #4
  lval(GPR, 32), hval(GPR, 32) = COPIES val1, val2
                                                      lval(GPR, 32), hval(GPR, 32) = COPIES val1,
  low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2 low(GPR, 32), high(GPR, 32) = COPIES loaded1
  land(GPR,32) = gAND (i32) lval, low
                                                      land(GPR,32) = gAND (i32) lval, low
                                                      hand(GPR,32) = t2ANDrr(i32) hval, high
  hand(GPR,32) = gAND (i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
                                                      and1(GPR,32), and2(GPR,32) = COPIES land,
                                                      R0,R1 = COPIES and 1, and 2
  R0,R1 = COPIES and 1, and 2
  tBX_RET R0<imp-use>,R1<imp-use>
                                                      tBX_RET R0<imp-use>,R1<imp-use>
```

- (G)MachineInstr to MachineInstr
  - In-place morphing
  - State expressed in the IR
    - State machine
    - Iterate until everything is selected
  - Combines across basic blocks

```
foo:
                                                    foo:
  val1(GPR, 32), val2(GPR, 32) = COPIES R0, R1
                                                      val1(GPR,32), val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
                                                      addr(GPR,32) = COPY R2
  loaded1(GPR,32) = gLD (i32) addr
                                                      loaded1(GPR,32) = t2LDRi12 (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
                                                      loaded2(GPR,32) = t2LDRi12(i32) addr, #4
                                                      lval(GPR, 32), hval(GPR, 32) = COPIES val1,
  lval(GPR,32),hval(GPR,32) = COPIES val1, val2
  low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2 low(GPR, 32), high(GPR, 32) = COPIES loaded1
                                                      land(GPR, 32) = t2ANDrr(i32) lval, low
  land(GPR,32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
                                                      hand(GPR,32) = t2ANDrr (i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
                                                      and1(GPR,32), and2(GPR,32) = COPIES land,
                                                      R0,R1 = COPIES and 1, and 2
  R0,R1 = COPIES and 1, and 2
  tBX_RET R0<imp-use>,R1<imp-use>
                                                      tBX_RET R0<imp-use>,R1<imp-use>
```

- (G)MachineInstr to MachineInstr
  - In-place morphing
  - State expressed in the IR
    - State machine
  - Iterate until everything is selected
  - Combines across basic blocks

```
foo:
                                                    foo:
  val1(GPR,32), val2(GPR,32) = COPIES R0,R1
                                                      val1(GPR,32), val2(GPR,32) = COPIES R0,R1
  addr(GPR,32) = COPY R2
                                                      addr(GPR,32) = COPY R2
  loaded1(GPR, 32) = gLD (i32) addr
                                                      loaded1(GPR,32) = t2LDRi12 (i32) addr
  loaded2(GPR,32) = gLD (i32) addr, #4
                                                      loaded2(GPR,32) = t2LDRi12 (i32) addr, #4
  lval(GPR, 32), hval(GPR, 32) = COPIES val1, val2
                                                      lval(GPR, 32), hval(GPR, 32) = COPIES val1,
  low(GPR, 32), high(GPR, 32) = COPIES loaded1, loaded2 low(GPR, 32), high(GPR, 32) = COPIES loaded1
                                                      land(GPR, 32) = t2ANDrr (i32) lval, low
  land(GPR,32) = gAND (i32) lval, low
  hand(GPR,32) = gAND (i32) hval, high
                                                      hand(GPR,32) = t2ANDrr (i32) hval, high
  and1(GPR,32), and2(GPR,32) = COPIES land, hand
                                                      and1(GPR,32), and2(GPR,32) = COPIES land,
  R0,R1 = COPIES and 1, and 2
                                                      R0,R1 = COPIES and 1, and 2
  tBX_RET R0<imp-use>,R1<imp-use>
                                                      tBX_RET R0<imp-use>,R1<imp-use>
```

- (G)MachineInstr to MachineInstr
  - In-place morphing
  - State expressed in the IR
  - State machine
  - Iterate until everything is selected
  - Combines across basic blocks

















### Global ISel

- Work at function scope
  - Global
- Break down the process in passes
  - More flexible pipeline
  - Easier to understand/maintain
  - Shared code for fast and good paths
- Introduce new generic opcodes for MachineInstr
  - Fast
  - IR that represents ISA concepts better
  - No change to LLVM IR
  - Self contained machine representation



### How Do We Get There?

- 1. State of the SDISel into Legacy ISel Perform the translation

  - Lower the ABI
  - Complex instructions are not supported
- 2. Basic selector
  - Abort on illegal types
  - Selector patterns written in C++
  - Simple bank selection
- 3. Simple legalization
  - Scalar operations
  - Some vector operations

End of prototyping



#### Then What?

- Productize on what we learnt
- Discuss timeline to remove:
  - SDISel, FastISel
  - CodeGenPrepare, ConstantHoisting
  - ExeDepsFix, PeepholeOptimizer
- Present a status report next year

### References

 Jakob's initial proposal for global-isel: <a href="http://lists.llvm.org/pipermail/llvm-dev/2013-4094696.html">http://lists.llvm.org/pipermail/llvm-dev/2013-4094696.html</a>

# Questions?