

# Handling 1000s of OpenCL builtin functions in Clang

Pierre Gondois, Joey Gouly, Sven van Haastregt LLVM Developers' Meeting, 22–23 October 2019

## **OpenCL Builtins**

```
float cos(float);
```



## **OpenCL Builtins for various data types**



## **OpenCL Builtins for various data types**

```
#ifdef cl_khr_fp16
half cos(half);
#endif
```



## **OpenCL Builtins for various data types and vector sizes**

```
float cos(float);
                           #ifdef cl khr fp64
                                                         #ifdef cl khr fp16
float2 cos(float2);
                           double cos(double):
                                                         half cos(half);
float3 cos(float3):
                           double2 cos(double2):
                                                         half2 cos(half2):
                           double3 cos(double3):
float4 cos(float4);
                                                         half3 cos(half3):
float8 cos(float4):
                           double4 cos(double4):
                                                         half4 cos(half4):
                                                         half8 cos(half8):
float16 cos(float16):
                           double8 cos(double8);
                           double16 cos(double16);
                                                         half16 cos(half16):
                           #endif
                                                         #endif
```



#### **Some more OpenCL Builtins**

acos, acosh, acospi, asin, asinh, asinpi, atan, atanh, atanpi, cbrt, ceil, cos, cosh, cospi, erfc, erf, exp, exp2, exp10, expm1. fabs, floor, log, log2, log10, log1p, logb, rint, round, regrt, sin, sinh, sinh, sart, tan, tanh, tanh atan Di. copysign, fdim, fmod, hypot, maxmag, minmag, nextafter, pow, powr, remainder, prefetch, wait group events, vload2, vload3, vload4, vload6, vload16, vstore2, vstore3, vstore4, vstore8, vstore16, async work group strided copy, shuffle, atomic add, atomic sub. atomic xchg. atomic min. atomic max. atomic and, atomic or, atomic xor, atomic inc. atomic dec. read imagef. read image; read image); read image, write image, write image; write image, write image, get image width convert char. convert char rte. convert char rtn. convert char rtp. convert char rtz. convert char sat. convert char sat rte. convert char sat rtn, convert char sat rtp, convert char sat rtz, convert char2, convert char2 rte, convert char2 rtn, convert char2 rtp, convert char2 rtz, convert char2 sat, convert char2 sat rte, convert char2 sat rtn, convert char2 sat rtp, convert char2 sat rtz, convert char3, convert char3 rte, convert char3 rtn, convert char3 rtp, convert char3 rtz, convert char3 sat, convert char3 sat rte, convert char3 sat rtn, convert char3 sat rtp, convert char3 sat rtz, convert char4, convert char4 rte, convert char4 rtn, convert char4 rtp, convert char4 rtz, convert char4 sat, convert char4 sat rte, convert char4 sat rtn, convert char4 sat rtp, convert char4 sat rtz, convert char8, convert char8 rte, convert char8 rtn, convert char8 rtp. convert char8 rtz. convert char8 sat. convert char8 sat rte. convert char8 sat rtp. convert char8 sat rtz, convert char16, convert char16 rte, convert char16 rtn, convert char16 rtp, convert char16 rtz, convert char16 sat, convert char16 sat rte, convert char16 sat rtn, convert char16 sat rtp, convert char16 sat rtz, convert int. convert int rte, convert int rtn, convert int rtp, convert int rtz, convert int sat, convert int sat rte, convert int sat rtn, convert int sat rtp. convert int sat rtz. convert int2 rtp. convert int2 rtp. convert int2 rtp. convert int2 rtz. convert int2 sat, convert int2 sat rte, convert int2 sat rtn, convert int2 sat rtp, convert int2 sat rtz, convert int3. convert int3 rte, convert int3 rtn, convert int3 rtp, convert int3 rtz, convert int3 sat, convert int3 sat rte. convert int3 sat rtn, convert int3 sat rtp, convert int3 sat rtz, convert int4, convert int4 rte, convert int4 rtn. convert int4 rtp, convert int4 rtz, convert int4 sat, convert int4 sat rte, convert int4 sat rtp, convert int4 sat rtz. convert int8, convert int8 rte, convert int8 rtn, convert int8 rtp, convert int8 rtz, convert int8 sat, convert\_int8\_sat\_rte, convert\_int8\_sat\_rtn, convert\_int8\_sat\_rtp, convert\_int8\_sat\_rtz, convert\_int16, convert\_int16\_rte, convert int16 rtn, convert int16 rtp, convert int16 rtz, convert int16 sat, convert int16 sat rte, convert int16 sat rtn, convert int16 sat rtp. convert int16 sat rtz. convert uint, convert uint rte, convert uint rtn, convert uint rtz, convert uint sat. convert uint sat rte, convert uint sat rtn, convert uint sat rtp, convert uint sat rtz, convert uint2. convert\_uint2\_rte, convert\_uint2\_rtn, convert\_uint2\_rtp, convert\_uint2\_rtz, convert\_uint2\_sat, convert\_uint2\_sat, rte, convert uint2 sat rtn. convert uint2 sat rtp. convert uint2 sat rtz. convert uint3, convert uint3 rte, convert uint3 rtn. convert uint3 rtp. convert uint3 rtz. convert uint3 sat. convert uint3 sat rtp. convert uint3 sat rtp. convert uint3 sat rtz. convert uint4, convert uint4 rte, convert uint4 rtn, convert uint4 rtp, convert uint4 rtz. convert uint4 sat. convert uint4 sat rte. convert uint4 sat rtn. convert uint4 sat rtp. convert uint4 sat rtz. convert uint8. convert uint8 rte, convert uint8 rtn, convert uint8 rtp, convert uint8 rtz, convert uint8 sat, convert uint8 sat rte, convert uint8 sat rtn. convert uint8 sat rtp. convert uint8 sat rtz. convert uint16, convert uint16 rte. convert uint16 rtn. convert uint16 rtp. convert uint16 rtz. convert uint16 sat. convert uint16 sat rtp. convert uint16 sat rtp. convert long sat rte, convert long sat rtn, convert long sat rtp, convert long sat rtz, convert long2, convert long2 rte,



#### **Previous Approaches**

- clang/lib/Headers/opencl-c.h
  - 17k lines, 800 KB, takes time to parse.
- Precompiled Headers (PCH).
  - Several MB large.
    - Declarations need to be hidden depending on preprocessor defines.
    - Not trivial to support different target devices / OpenCL versions simultaneously.
- Custom handling in SemaChecking.cpp / CGBuiltin.cpp
  - Modifying Clang is harder than modifying a list of declarations.
  - Still requires mapping to builtins (1000s of macros?).



#### **TableGen Builtins**

Compact TableGen description, new TableGen backend, and then:

Predefine all OpenCL builtins at startup?



#### **TableGen Builtins**

Compact TableGen description, new TableGen backend, and then:

- Predefine all OpenCL builtins at startup?
- Add all OpenCL builtins when first lookup fails?



#### **TableGen Builtins**

Compact TableGen description, new TableGen backend, and then:

- Predefine all OpenCL builtins at startup?
- Add all OpenCL builtins when first lookup fails?
- Add all OpenCL builtins with failed name when first lookup fails?
  - Minimizes impact on Clang startup time.
  - Reduces clutter in symbol table.



#### **TableGen Builtin Specification**

```
def Float : Type<"float", QualType<"FloatTy">>;
let Extension = Fp64TypeExt in {
  def Double : Type<"double", QualType<"DoubleTy">>;
}
let Extension = Fp16TypeExt in {
  def Half : Type<"half", QualType<"HalfTy">>;
}
```



#### **TableGen Builtin Specification**

```
def Float : Type<"float", QualType<"FloatTy">>;
let Extension = Fp64TypeExt in {
 def Double : Type<"double", QualType<"DoubleTy">>;
let Extension = Fp16TypeExt in {
 def Half : Type<"half", QualType<"HalfTy">>;
def AllFloats : TypeList<[Float, Double, Half]>;
def VecAndScalar : IntList<[1, 2, 3, 4, 8, 16]>;
def FGenTypeN : GenericType<AllFloats, VecAndScalar>;
```



#### **TableGen Builtin Specification**

```
def Float : Type<"float", QualType<"FloatTy">>;
let Extension = Fp64TypeExt in {
 def Double : Type<"double", QualType<"DoubleTy">>;
let Extension = Fp16TypeExt in {
 def Half : Type<"half", QualType<"HalfTy">>;
def AllFloats : TypeList<[Float, Double, Half]>;
def VecAndScalar : IntList<[1, 2, 3, 4, 8, 16]>;
def FGenTvpeN : GenericTvpe<AllFloats. VecAndScalar>;
foreach name = ["cos", "cosh", "cospi"] in {
 def : Builtin<name, [FGenTypeN, FGenTypeN]>:
```

#### **Autogenerated StringMatcher**

Recognize a builtin name and return table entries describing that builtin.

```
switch (Name.size()) {
default: break;
case 3: // 19 strings to match.
  switch (Name[0]) {
  case 'c': // 3 strings to match.
    switch (Name[1]) {
    default: break:
    case 'o': // 1 string to match.
      if (Name[2] != 's') break:
      return std::make pair(731, 1);  // "cos"
. . .
case 4: // 25 strings to match.
. . .
```



#### **TableGen generates... Tables!**

```
...
// 730: get_global_linear_id, get_local_linear_id,
{ 1407, 1, 0, 0, 0, OCLE_null, 200, 0 },
// 731: acos, acosh, acospi, asin, asinh, asinpi, cos, cosh, cospi, ...
{ 1408, 2, 0, 1, 0, OCLE_null, 100, 0 },
// 732: nan
...
```



#### **TableGen generates... Tables!**

```
// 730: get_global_linear_id, get_local_linear_id,
{ 1407, 1, 0, 0, 0, OCLE null, 200, 0 },
// 731: acos, acosh, acospi, asin, asinh, asinpi, cos, cosh, cospi, ...
{ 1408, 2, 0, 1, 0, OCLE_null, 100, 0 },
// 732: nan
. . .
// Signature 1407
62,
// Signature 1408
14, 14,
. . .
```



#### **TableGen generates... Tables!**

```
// 730: get global linear id, get local linear id,
{ 1407, 1, 0, 0, 0, OCLE_null, 200, 0 },
// 731: acos, acosh, acospi, asin, asinh, asinpi, cos, cosh, cospi, ...
{ 1408, 2, 0, 1, 0, OCLE null, 100, 0 }.
// 732: nan
. . .
// Signature 1407
62.
// Signature 1408
14. 14.
// Type 14
{OCLT FGenTypeN, 0, 0, 0, 0CLAQ None, clang::LangAS::Default},
// Type 62
{OCLT_size_t, 1, 0, 0, 0, OCLAQ_None, clang::LangAS::Default},
```

#### **Status and Future Work**

- Patches are currently being reviewed / committed.
- Testing for completeness and correctness is an open challenge.
- Extend to non-OpenCL Clang builtins (Builtins.def).





## Thanks

The Arm trademarks featured in this presentation are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. All other marks featured may be trademarks of their respective owners.

www.arm.com/company/policies/trademarks