

# NEC SX-Aurora as a Scalable Vector Playground

Kazuhisa Ishizaka, Yoshiyuki Ohno, Yuta Ideguchi, Erich Focht, Simon Moll simon.moll@emea.nec.com

**NEC Corporation** 

# SX-Aurora TSUBASA Vector Computer

High performance computer ranged from deskside to cloud and

supercomputer



# Vector Processor on a Vector Engine PCIe accelerator card



Theoretical Performance

#### **Computation:**

FP32: 4.30 TFlops FP64: 2.15 TFlops

#### **Memory:**

Capacity: 48GB

**Bandwidth: 1.2 TB/s** 

(PCIe accelerator card)

with 6 HBM2s

# Vector Engine(VE) Scalable Vector ISA

# Basics

- Wide vector registers (256 x 64bit)
  - 64 Vector registers (%vi)

- Full vector predication
  - 16 Vector mask registers (%vmi)
  - Explicit operand

- (Active) Vector Length Register
  - · One, global, VL Register
  - *Implicit* dependence





# Vector Engine Challenges in LLVM

#### 1) Implicit dependency through VL register

```
1v1 %s37
    vld %v3,8,%s0
    vld %v4,8,%s1
    vfmad.d %v3,%v3,%s2,%v4
define VL
    use VL
```

How do we implement implicit def-use?

#### 2) Partial update of a destination vector register



How do we introduce partial update?

#### Our Solution: IR and Backend

#### 1. Vector IR based on LLVM-VP

VL as parameter

```
v3 = vfadd.d v4,v5,pt,v
# for i=0,256
    v3[i] = i < v! ? v4[i] + v5[i] : pt[i]
```



# 2. Automatic LVL generation in backend

- Inserting LVL instruction from \$v1 argument in IR
- Minimizing LVL instruction by current VL inference



**NEC Group Internal Use Only** 

### Status and Roadmap

#### Status

- LLVM-VE is available at <a href="https://github.com/sx-aurora-dev/llvm">https://github.com/sx-aurora-dev/llvm</a>
- Scalar code backend + vector intrinsics
- Application: TensorFlow for SX-Aurora

- Roadmap
  - Upstreaming! <a href="https://reviews.llvm.org/D69103">https://reviews.llvm.org/D69103</a>
  - Vector predication with LLVM-VP (D57504)

#### Welcome collaborators

for automatic vectorization, etc.

Come see us at the poster session!

"NEC SX-Aurora as a Scalable Vector Playground"

