# **QNX**<sup>®</sup> **Neutrino**<sup>®</sup> **RTOS** PCI Server User's Guide



©2014–2020, QNX Software Systems Limited, a subsidiary of BlackBerry Limited. All rights reserved.

QNX Software Systems Limited 1001 Farrar Road Ottawa, Ontario K2K 0B3 Canada

Voice: +1 613 591-0931 Fax: +1 613 591-3579 Email: info@qnx.com Web: http://www.qnx.com/

Trademarks, including but not limited to BLACKBERRY, EMBLEM Design, QNX, MOMENTICS, NEUTRINO, and QNX CAR, are the trademarks or registered trademarks of BlackBerry Limited, its subsidiaries and/or affiliates, used under license, and the exclusive rights to such trademarks are expressly reserved. All other trademarks are the property of their respective owners.

Patents per 35 U.S.C. § 287(a) and in other jurisdictions, where allowed: http://www.blackberry.com/patents

Electronic edition published: March 06, 2020

# **Contents**

| About This Guide                                          | 5  |
|-----------------------------------------------------------|----|
| Typographical conventions                                 | 6  |
| Technical support                                         | 8  |
|                                                           |    |
| Chapter 1: Overview                                       | a  |
| Environment variables.                                    |    |
| Configuration files                                       |    |
| Configuration files                                       |    |
|                                                           |    |
| Chapter 2: Design Details                                 |    |
| Module loading                                            |    |
| Configuration space access                                | 17 |
| The PCI server                                            |    |
| Hardware-dependent modules                                | 19 |
| Capability modules                                        | 20 |
| The "Strings" module                                      | 23 |
|                                                           |    |
| Chapter 3: API Reference                                  | 25 |
| pci_bdf()                                                 |    |
| pci bdf t                                                 |    |
| pci_chassis_slot_bridge()                                 |    |
| pci_chassis_slot_device()                                 |    |
| pci_device_attach()                                       |    |
| pci_device_cfg_cap_disable(), pci_device_cfg_cap_enable() |    |
| pci_device_cfg_cap_isenabled()                            |    |
| pci_device_cfg_rd*()                                      |    |
| pci_device_cfg_wr*()                                      |    |
| pci_device_chassis_slot()                                 |    |
| ,<br>pci_device_detach()                                  |    |
| ,<br>pci_device_find()                                    |    |
| pci_device_find_capid()                                   |    |
| pci_device_is_multi_func()                                |    |
| pci_device_map_as()                                       |    |
| pci_device_read_*()                                       |    |
| pci_device_read_ba()                                      |    |
| pci_device_read_cap()                                     |    |
| pci_device_read_capid()                                   |    |
| pci_device_read_irq()                                     |    |
| pci_device_reset()                                        |    |
| pci_device_rom_disable(), pci_device_rom_enable()         |    |
| pci_device_write_cmd(), pci_device_write_status()         |    |
| pci strerror()                                            |    |

| Appendix A: Capability Modules and APIs | 79 |
|-----------------------------------------|----|
| Capability ID 0x10 (PCI Express)        | 80 |
| Capability ID 0x5 (MSI)                 | 83 |
| Capability ID 0x11 (MSI-X)              | 86 |
| Appendix B: Example                     | 91 |
| Index                                   | 93 |

# **About This Guide**

The *PCI Server User's Guide* explains how you can connect to and configure Peripheral Component Interconnect devices. The following table may help you find information quickly:

| For information about:                        | Go to:                      |
|-----------------------------------------------|-----------------------------|
| An introduction to the PCI server             | Overview                    |
| Details                                       | Design Details              |
| Functions, macros, and data types             | API Reference               |
| Using some general-purpose capability modules | Capability Modules and APIs |
| Sample code                                   | Example                     |

# Typographical conventions

Throughout this manual, we use certain typographical conventions to distinguish technical terms. In general, the conventions we use conform to those found in IEEE POSIX publications.

The following table summarizes our conventions:

| Reference                 | Example             |
|---------------------------|---------------------|
| Code examples             | if( stream == NULL) |
| Command options           | -1R                 |
| Commands                  | make                |
| Constants                 | NULL                |
| Data types                | unsigned short      |
| Environment variables     | PATH                |
| File and pathnames        | /dev/null           |
| Function names            | exit()              |
| Keyboard chords           | Ctrl-Alt-Delete     |
| Keyboard input            | Username            |
| Keyboard keys             | Enter               |
| Program output            | login:              |
| Variable names            | stdin               |
| Parameters                | parm1               |
| User-interface components | Navigator           |
| Window title              | Options             |

We use an arrow in directions for accessing menu items, like this:

You'll find the Other... menu item under Perspective → Show View.

We use notes, cautions, and warnings to highlight important messages:



Notes point out something important or useful.



**CAUTION:** Cautions tell you about commands or procedures that may have unwanted or undesirable side effects.



**DANGER:** Warnings tell you about commands or procedures that could be dangerous to your files, your hardware, or even yourself.

#### Note to Windows users

In our documentation, we typically use a forward slash (/) as a delimiter in pathnames, including those pointing to Windows files. We also generally follow POSIX/UNIX filesystem conventions.

# **Technical support**

Technical assistance is available for all supported products.

To obtain technical support for any QNX product, visit the Support area on our website (www.qnx.com). You'll find a wide range of support options, including community forums.

# Chapter 1 Overview

The PCI server manages the hierarchy of PCI devices attached to a system. This server uses a modular design that consists of the following main components:

#### pci-server

A resource manager that's responsible for enumerating and optionally configuring all PCI/PCIe devices, providing access control to some device information and settings and for all configuration space writes. It's located in **\${ anx\_TARGET}/processor/sbin/** on your development host, and normally installed in **/sbin** on your target.

#### libpci.so

A linkable library of APIs is located in **\${ QNX\_TARGET}/processor/lib** on your development host and normally installed in **/lib** on your target. See the *API Reference* chapter.



Some of these functions require that the calling thread have I/O privileges, which you can get by successfully calling:

For more information, see *ThreadCtI()* in the *C Library Reference*.

#### pci-tool

A utility that lets you view devices and the bus/link topology.

#### rsrcdb\_query

A utility that lets you view the resource database entries for PCI-related resources, namely available address spaces and vectors for MSI/MSI-X interrupts.

For more information, see the *Utilities Reference*.

There are additional modules (some required, some optional) located in \${ QNX\_TARGET}/processor/lib/dll/pci/ on your development host and in /lib/dll/pci/ on your target. You must add the latter path to your LD\_LIBRARY\_PATH environment variable. The modules include the following:

| File name                      | Description                                          | In the Design Details chapter, see: |
|--------------------------------|------------------------------------------------------|-------------------------------------|
| pci_cap-*                      | PCI capabilities                                     | "Capability modules"                |
| pci_debug.so,<br>pci_debug2.so |                                                      |                                     |
| pci_hw-*                       | Hardware-specific modules; you must use one of these | "Hardware-dependent modules"        |

| File name                                                                   | Description                                               | In the Design Details chapter, see: |
|-----------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------|
| pci_server-*                                                                | ci_server-* Server configuration modules "The PCI server" |                                     |
| pci_slog.so,<br>pci_slog2.so                                                |                                                           |                                     |
| pci_strings.so A module that defines commonly used strings "Strings module" |                                                           | "Strings module"                    |
| pcie_xcap-*                                                                 | PCIe extended capabilities                                | "Capability modules"                |

The PCI server architecture uses optional configuration files (see \${ QNX\_TARGET}/etc/system/config/pci/\*-template.cfg for templates) and environment variables (some optional, some not; see "Environment variables"). The environment variables need to be present in the environment of each executable that uses the PCI server as well as the PCI server itself.

With the exception of the hardware-dependent module (which is required by all executables), you can choose which modules to use.

For example, if you want debug logs only for a driver that you're currently working on, make sure that the *PCI\_DEBUG\_MODULE* environment variable of every other executable is unset. If you want to test a new capability module but don't want other executables to use it (even though they may support that capability), then you could blacklist the module for every other executable, or you could create a private capability module directory and set the *PCI\_CAP\_MODULE\_DIR* environment variable to that directory only for the executable you're testing (remember to symlink the other capability modules to your private directory).

#### **Environment variables**

The PCI server uses various environment variables. Their names are defined in **cripci.h>**, in the form PCI\_ENVVAR\_variable. The only mandatory environment variable is PCI\_HW\_MODULE; without a hardware-dependent module specified, there's no way to access the hardware.

Environment variables must be present in the environment of each process that uses **libpci**, including the PCI server process (pci-server).

#### PCI HW MODULE

(Required) The name of the hardware-dependent module for your target system; see the pci\_hw-\* files in \${ QNX\_TARGET}/processor/lib/dll/pci/ on your development host and in /lib/dll/pci/ on your target. If you don't set this environment variable, you'll get a SIGSEGV.

#### PCI\_HW\_CONFIG\_FILE

(Optional) The name of a hardware-dependent configuration file (see "Configuration files").

#### PCI SLOG MODULE

(Optional) The name of the logging module (e.g., /lib/dll/pci/pci\_slog2.so). If unset, no logs are recorded.

#### PCI\_DEBUG\_MODULE

(Optional) The name of the debug logging module (e.g., /lib/dll/pci/pci\_debug2.so). If unset, no debug information is logged.

#### PCI\_CAP\_MODULE\_DIR

(Optional) The location of an alternate capability module directory (the default is /lib/dll/pci).

#### PCI\_BASE\_VERBOSITY

(Optional) Controls the amount of log detail for every module and library. Its value should be an unsigned integer. The default is 0; the higher the value, the more information is logged.

This environment variable works in conjunction with the *pci\_verbosity* variable that's declared in **<pci/pci.h>**:

- For programs that don't manipulate the pci\_verbosity variable, the value behaves the same as incrementing the verbosity parameter by the value of the PCI\_BASE\_VERBOSITY environment variable.
- For programs that do manipulate the *pci\_verbosity* variable, this base level changes the default from 0 to the specified value, and any command-line options to increase *pci\_verbosity* increase it from the base value set in the environment variable.

#### PCI\_SERVER\_BUSCFG\_MODULE

(Optional) For the PCI server, this environment variable lets you select a bus configuration module. It's optional because systems that already have configured the PCI bus don't require the PCI server to redo this operation.

This variable is required only if the PCI server configures the PCI bus (e.g., assigning secondary/subordinate bus numbers to bridges, (re)calculating address space requirements and assigning them to devices by updating BAR registers). If the PCI server is only enumerating an existing configuration, a bus configuration module isn't required, and the environment variable is ignored.

If a configuration is performed, this environment variable is still optional, and the generic module identified by PCI\_SERVER\_BUSCFG\_MODULE\_DEFAULT is used by default. This environment variable lets you use alternative and/or board-specific configuration modules.

#### PCI MODULE BLACKLIST

(Optional) A colon-separated list of modules that you don't want to load. This is useful for testing and for controlling what capabilities a driver can use without having to recompile or use command-line controls.

The blacklist is checked when an attempt is made to load a module. Once a module has been successfully loaded, the blacklist is no longer consulted for that module, so it's important that the blacklist be created before a module is loaded for the first time.

While generally applicable to any PCI module, the blacklist's main purpose is to control the use of capability modules without modifying the driver software itself. For example, a driver written to use MSI-X and MSI (preferentially in that order) could be started with the MSI-X capability module blacklisted so that it uses the MSI module, without changing software or requiring a command-line option to the driver.

Because this is an environment variable, this control can be provided on a per-driver basis, but note that when this variable is specified for the PCI server, the effect is more global in nature. Blacklisting any capability modules in the server environment actually prevents their use for *all* driver software regardless of the setting of the variable in that driver's environment. Drivers can still read the device capabilities, but can't enable or use them.

You can specify modules as a simple name or with a leading slash. If you use a simple name, the module must exist in the /lib/dll/pci/ directory. If the first character of the name is a slash, the name must specify the full path to the module. Only an exact pathname match prevents the loading of a module. Keep this in mind if the capability module directory has been altered with the PCI\_CAP\_MODULE\_DIR environment variable.



Because a vid/did-specific capability module is always checked for before a generic capability module, if you're using a vid/did-specific capability module and wish to prevent the use of that capability, you should blacklist both the vid/did-specific and the generic modules.

#### PCI\_SERVER\_NODE\_NAME

(Optional) The node name used to communicate with the PCI server (the default is /dev/pci).

This variable is required only if the PCI server is started with a different node name (with either the server's -n option or the SERVER\_NODE\_NAME parameter in a configuration file specified with the --config option, the -n option taking precedence).

You typically don't need to change this name, and we don't encourage you to do so.

# PCI\_STRINGS\_FILE

(Optional) The strings database file. If not set, the default file, /etc/system/config/pci/pcidatabase.com-tab\_delimited.txt, is used. See "The Strings module."

# **Configuration files**

There are two primary (and optional) configuration files:

- The hardware-dependent configuration file, specified with the PCI\_HW\_CONFIG\_FILE environment
  variable, is applicable to all driver software and the PCI server process. It contains board-specific
  configuration information, such as PCI Interrupt Pin assignment and/or IRQ mapping, slot and
  chassis numbering information, and so on.
- The server configuration file is applicable to only the PCI server process.

All support files, including configuration files and templates, are contained in \${ QNX\_TARGET}\etc/system/config/pci/ on your development host, and are installed in /etc/system/config/pci/ on your target. You don't have to keep your configuration files there, but it does provide a consistent location.

The files **pci\_hw-template.cfg** and **pci\_server-template.cfg** contain a great amount of detail about their use.

When creating a custom configuration file, you can remove any sections or parameters that don't apply to your system. Removing the comments also helps to speed up the parsing. Just make sure not to delete any section tags for which you want to set a parameter, or it won't be interpreted. Empty sections are OK.

# Chapter 2 Design Details

As previously stated, the PCI server architecture is very modular. The design is analogous to the original PCI specification in the way that it allows the extension of the specification with minimal or no impact on backward compatibility. This design has the following benefits:

- It's extensible: new functionality can be delivered in a modular fashion.
- Only the required modules are loaded, reducing code size.
- There's reduced impact to the code base when bugs are fixed.

# Module loading

Module loading is implicit, meaning that any code using the **libpci** APIs load the required modules automatically. This eliminates the need for drivers to perform any PCI-related module management.

Which modules are loaded is controlled by environment variables. At the time of module loading, if the environment variable associated with that module isn't set, the functionality is deemed unnecessary, and there are no further attempts to load the module. The exception to this is the hardware-dependent module; failure to set the *PCI\_HW\_MODULE* environment variable results in a SIGSEGV.

Capability module loading is similar in that there's no module management required of driver software, but it differs slightly in that driver software does get to explicitly trigger when a capability module is loaded. The *Capability Modules* appendix contains more details on this process.

# **Configuration space access**

By design, each driver process has read access to the configuration space of the device it's managing, via the **libpci** and capability module APIs.

This is enabled by the hardware-dependent module when it's demand-loaded on the first hardware access. All configuration space writes are handled by the PCI server. This design allows for optimal efficiency for reads because there's no context switch as a result of a message pass when performing read operations.

Access to device configuration space registers is facilitated through a set of read and write APIs. Most read APIs require only a BDF (Bus/Device/Function—"Bus" is synonymous with a PCIe link) value of type pci\_bdf\_t. This value can be constructed using the *PCI\_BDF()* macro, but more usually it's obtained from a successful call to *pci\_device\_find()*.

Write APIs and APIs that provide certain types of information (such as address space and interrupt information) require a handle (of type pci\_devhdl\_t) that you obtain from a successful call to pci\_device\_attach().

Read and Write APIs for common configuration space registers are provided by specifically named APIs (see the *API Reference* chapter for details). For example, to read and write the command register, use *pci\_device\_read\_cmd()* and *pci\_device\_write\_cmd()*. This provides a self-documenting interface for driver code. Access to device specific registers is provided by the *pci\_device\_cfg\_rd\*()* and *pci\_device\_cfg\_wr\*()* APIs.

# The PCI server

The PCI server (pci-server) is a resource manager process that manages the PCI hierarchy.

It's responsible for enumerating and optionally configuring all PCI/PCIe devices, providing access control to some device information and settings and for all configuration space writes. For information about the command-line options, see the entry for pci-server in the *Utilities Reference*.

Without any command-line arguments, the PCI server enumerates the PCI bus, but doesn't configure it. This is the mode of operation for systems that have already enumerated and configured the PCI devices.

If required (or desired), the PCI server configures a bus, using the bus configuration module specified with the *PCI\_SERVER\_BUSCFG\_MODULE* environment variable (or

/lib/dll/pci/pci\_server-buscfg-generic.so if that variable is unset). A bus is configured if you provide the --config=filename option, and filename is a server configuration file that contains the parameter DO BUS CONFIG=yes/true in the [buscfg] section.

As mentioned in "Configuration files" (and as documented in

**\${ QNX\_TARGET}**/etc/system/config/pci/pci\_server-template.cfg), the PCI server can load other optional modules, each with its own set of arguments.

#### Server modules

To provide maximum flexibility, the PCI server can use a number of server-specific modules. One such module is for device configuration. As previously mentioned, device configuration is optional, and so this functionality is supplied by a bus configuration module that you can specify with the PCI\_SERVER\_BUSCFG\_MODULE environment variable. If not specified, and configuration is to be done, the default module pci server-buscfg generic.so is used.

The server module mechanism is a means of extending the functionality of the PCI server while minimizing impacts to the server code base. This is facilitated by a set of internal APIs between the server and server modules. It doesn't necessarily mean that a new pci-server binary won't be required when a new module is created, but because of the defined module interface, the impacts will be localized and minimized. It all depends on the functionality being added.

Server configuration modules are contained in \${ QNX\_TARGET}/processor/lib/dll/pci and have the prefix pci\_server-. There is "use" information in each module explaining what it's for and how to use it.

# The "Known Devices" list (pci db)

The PCI server creates and maintains a known devices list in <code>/dev/shmem/pci\_db</code>. This database is created during the enumeration phase. If live insertion and deletion of devices (i.e., hotplug) is enabled, this database is updated by the PCI server to reflect the current hierarchy.

This shared object is available to every process that uses **libpci**, and this database is consulted when you call *pci\_device\_find()*. This allows every driver process to search for supported devices independently of one another and without ever generating any PCI bus/link activity. You can use rsrcdb\_query to view the resource database entries.

# Hardware-dependent modules

The hardware-dependent module is a required module that's responsible for providing access to the hardware for every process that uses **libpci** and capability module APIs, including the pci-server.

Hardware-dependent modules reside in \${ QNX\_TARGET}/processor/lib/dll/pci/ on your development host, and in /lib/dll/pci/ on your target. Their names are prefixed with pci\_hw-. There's "use" information in each module explaining what it's for and how to use it.

Both the PCI server process and the hardware-dependent module can use a configuration file specified with the *PCI\_HW\_CONFIG\_FILE* environment variable. The format of this configuration file is documented in \${ QNX\_TARGET}/processor/etc/system/config/pci/pci\_hw-template.cfg (or /etc/system/config/pci/pci\_hw-template.cfg on your target system).

In addition to the common sections applicable to all hardware-dependent modules, hardware module developers may choose to define sections specific to a certain hardware module. This may include sections for optional parameters that provide users with the ability to configure or tune the hardware, for dealing with platform variances or for managing out-of-spec behavior or errata. The "use" information within the hardware-dependent module provides all details pertaining to specific configuration file sections and likely includes a specific hardware configuration file either because it's required, or as a representative example.

# Capability modules

The original PCI specification defined a mechanism for extending itself based on the idea of adding capability fields with the configuration space of a device.

PCI Express (PCIe) is now supplanting most new PCI-based designs, but from a software perspective, it's just additional functionality that's managed by a set of defined PCIe capability registers within PCI configuration space. This mechanism has allowed the PCI specification to evolve while maintaining backward compatibility with previous software installations.

The PCI server architecture enables the use of new hardware capabilities in an analogous fashion with the ability to deliver access to these new capabilities with independent software modules and associated APIs.

Capability modules reside in \${ QNX\_TARGET}/processor/lib/dll/pci/ on your development host, and in /lib/dll/pci/ on your target. Their names are prefixed with pci\_cap- or pcie\_xcap- for PCI or PCIe extended capabilities, respectively. There is "use" information in each module explaining what capability it's for, its supported APIs, and how to use it. See also the Capability Modules and APIs appendix.

Similar to the hardware-dependent and logging modules, capability modules are demand-loaded and automatically managed for users, but unlike those other modules, capability modules aren't loaded until software decides that they're required. As an example, a device might support both MSI and MSI-X capabilities for message signalled interrupts, however a driver for that device can decide which of the two it prefers and load only the selected one. In fact all capability modules are managed this way, even the PCI Express capability.

# Adding new capabilities modules

The name of a capability module is in one of these forms:

- pci\_cap-0xnn.so for PCI
- pcie cap-0xnnnn.so for PCle

where *nn* and *nnnn* are the PCISIG-assigned capability IDs. The number of digits is important; it must be two for PCI capability IDs, and four for PCIe extended capability IDs. For example:

- pci\_cap-0x10.so is the PCle capability module
- pci\_cap-0x05.so is the MSI capability module
- pcie xcap-0x0001.so is the PCle extended capability module for Advanced Error Reporting (AER).

To add a capability to the PCI server, put a capability DLL into the <code>/lib/dll/pci/</code> directory (or into the directory named by the <code>PCI\_CAP\_MODULE\_DIR</code> environment variable). A capability header file (if required) defines the APIs to the specific capability. Capability header files are typically named with the name of the capability and not the ID (e.g., <code>cap\_msi.h</code>). This is to allow them to be more easily identified within the files that include them.

The goal of this mechanism is that only the users of the capability (i.e., driver software) and the capability provider (i.e., the **pci\_cap-0xID.so** DLL) will need to be updated. All other modules, the PCI server library, and the PCI server itself typically remain unchanged. (Depending on the capability, it may be necessary to update the PCI server itself to also use a capability.)

# How capabilities are processed

In order to allow (and in fact force) drivers to understand, select, and configure which capabilities they want to use, the PCI server architecture pushes capability processing into the driver software. This has the following advantages:

- Capability list processing isn't done at device discovery, thereby speeding up enumeration.
- If there isn't a module to process a capability, the capability isn't discovered.
- Capabilities modules aren't loaded unless at least one driver intends to use them.

In order for a capability module to be used, it must be known to both the driver wanting to use it and the PCI server process. If a capability module is blacklisted (see the *PCI\_MODULE\_BLACKLIST* environment variable) in the PCI server, it can't be used even if it isn't blacklisted in the driver process. Similarly, if you use the *PCI\_CAP\_MODULE\_DIR* environment variable to specify an alternate directory for capability modules (from the default /lib/dll/pci), you must still make sure that any capability that's to be used in the system is visible to both the PCI server and the driver wishing to use it. You can accomplish this by making sure both have the same *PCI\_CAP\_MODULE\_DIR* or by ensuring that the directory identified by *PCI\_CAP\_MODULE\_DIR* and the default directory (/lib/dll/pci) both contain the desired capability module (via a symlink or copy).

Note that the PCI server process must have access to the capability modules required by *any* driver on the system, not just those of a specific driver, and therefore the PCI server process typically uses the default location for capability modules (i.e., it doesn't have a *PCI\_CAP\_MODULE\_DIR* environment variable). You can then use *PCI\_CAP\_MODULE\_DIR* to restrict the availability of capabilities to specific drivers.

You can also use this environment variable to simply modify the default location of capability modules for every process.

#### Driver initiation of capabilities processing

Driver software has two choices for discovering the supported capabilities of the device it's managing. It can call <code>pci\_device\_find\_capid()</code> to determine if a specific capability exists, or it can scan for all device capabilities with repeated calls to <code>pci\_device\_read\_capid()</code>. Once the driver determines which capabilities the device supports and which ones it intends to enable, it can call <code>pci\_device\_read\_cap()</code> to obtain a handle (of type <code>pci\_cap\_t</code>) to the capability. The act of obtaining the handle is what triggers the capability module to be loaded, and therefore the driver has complete control over this process. Only after a successful call to <code>pci\_device\_read\_cap()</code> can the driver use any capability-specific APIs, since it's the <code>pci\_cap\_thandle</code> that's required by all capability module APIs.

If a device supports a capability for which there's no capability module, *pci\_device\_read\_cap()* returns an error.

Note that there's currently no way to unload a capability module. Once a module is read, it becomes part of the running process image; therefore in order to minimize the runtime image size, drivers should read in only the capability modules that they intend to use.

The other APIs related to capabilities processing that are available to driver software include:

- pci\_device\_cfg\_cap\_enable()
- pci\_device\_cfg\_cap\_disable()
- pci\_device\_cfg\_cap\_isenabled()

Before a capability can be used, it typically must be enabled. Before enabling a capability, the driver should use the capability APIs to configure it. Enabling the capability causes the current capability configuration to take effect. If a change is to be made to the capabilities configuration, the driver should disable the capability, reconfigure it using the capability APIs, and then re-enable it.



Some capabilities, such as PCI Express (PCIe), are always enabled and can't be disabled. For these capabilities, pci\_device\_cfg\_cap\_isenabled() returns true, pci\_device\_cfg\_cap\_enable() returns PCI\_ERR\_EALREADY, and pci\_device\_cfg\_cap\_disable() returns PCI\_ERR\_ENOTSUP.

#### Handling device errata and out-of-spec behavior

Capability modules are written to comply with specifications and necessarily use the hardware-dependent module (which itself can deal with certain types of device or platform errata), however in order to handle device errata or out-of-spec behavior related to device capabilities, the following mechanism is provided. Since a specific PCI device is uniquely identified by its vendor and device IDs, we allow for a device-specific capability module using the same naming convention with an additional tag that consists of the vendor and device IDs (vid and did): pci\_cap-id-vid did.so (e.g.,

#### pci\_cap-0x10-808610d3.so).

When a capability module is to be loaded (triggered by pci device read cap()), an attempt is first made to load the capability module with a matching viddid tag as part of the filename; if found, then this module is used (discovering an already loaded module with the same vid and did means that this would be the second instance of the same device). If not found, then an attempt to find the generic capability module is made. If one is found that's already loaded, it's used; otherwise the generically named capability module is loaded. If none can be found, the capability isn't supported.

This mechanism allows the inclusion of a capability module for a specific device by simply dropping the appropriately named file into the /lib/dll/pci/ directory (or the directory identified by PCI CAP MODULE DIR) and restarting the device driver and PCI server process. (Vendor and device IDs are all that's used to uniquely identify a specific capability module. If multiple devices with the same vid/did exist and the named module is applicable to only one of the devices, then the specific module must handle both devices.)

# The "Strings" module

One of the goals of the PCI server design is to eliminate the dependency of the code base on external factors such as vendor and device names and the addition of new devices, etc. To accomplish this, the PCI server and library don't contain any textual information related to vendors, devices, or class codes. This information is provided in the form of #defines (see <pci/pci\_id.h> and <pci/pci\_ccode.h>) based on PCISIG assignments so that they're available to driver software when calling pci\_device\_find(), but the text associated with these definitions isn't.

Instead, a strings module that contains APIs to access this information is available for linking tools and utilities against, as it's really only this software that needs to display such human-readable information. The strings module is the only module that software will link against and hence create a version dependency.

API definitions for the strings module are contained in <pci/pci\_string.h>.

The class code strings within the strings module are fixed and as defined by the PCISIG. They correspond to the class codes defined in **crode.h>.** 

The vendor and device strings are obtained by parsing a strings database file contained in \${ QNX\_TARGET}/etc/system/config/pci/ on your development host, and normally installed in /etc/system/config/pci/ on your target. The current version of the strings module expects a tab-delimited file. The original source of this file was obtained from pcidatabase.com, but you can edit to add, delete, and modify the strings as required. The database file is specified with the PCI\_STRINGS\_FILE environment variable. If not set, the default file,

/etc/system/config/pci/pcidatabase.com-tab\_delimited.txt, is used. This allows users to freely edit the database file to list only known devices or to add custom ones without any PCI server changes.

The benefits include:

- It leverages an existing database of vendor and device strings.
- The information isn't hard-coded into any code.
- Customers can update or edit the file as they wish.
- Community updates can be easily provided to all through forum posts, etc.
- For systems with no slots, the file can be edited down to include only the devices known to exist on the particular hardware, thus reducing the overhead of processing a large file.

Because the strings module is a separate and independent module, the format of the database file can change in the future without impacting other PCI server subsystems.

# **Chapter 3 API Reference**

This chapter describes the PCI functions, macros, and data types, in alphabetical order.



Some of these functions require that the calling thread have I/O privileges, which you can get by successfully calling:

```
ThreadCtl( _NTO_TCTL_IO, 0);
```

For more information, see *ThreadCtl()* in the *C Library Reference*.

# pci\_bdf()

Get the Bus/Device/Function associated with a device handle

# Synopsis:

```
#include <pci/pci.h>
pci_bdf_t pci_bdf( pci_devhdl_t hdl );
```

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

## **Description:**

The <code>pci\_bdf()</code> function is a convenience function that allows software to keep only the <code>pci\_devhdl\_t</code> handle for any devices that it manages. After the device is found and successfully attached, you can use this function to obtain the Bus/Device/Function (of type <code>pci\_bdf\_t</code>) associated with <code>hdl</code> in order to use the read APIs. Drivers can keep the <code>pci\_bdf\_t</code> as well.

#### **Returns:**

If hdl is valid, the  $pci\_bdf\_t$  associated with the device when it was successfully attached; otherwise PCI\_BDF\_NONE.

# **Classification:**

**QNX Neutrino** 

#### Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_bdf\_t

Base type that encodes a Bus/Device/Function

# Synopsis:

# **Description:**

The pci\_bdf\_t data type is a base type that encodes a Bus/Device/Function, which uniquely identifies a PCI device node. The encoding is as follows:

```
xxxx xxxx xxxx xxxa bbbb bbbb dddd dfff
```

The ARI (Alternate Routing ID Interpretation) encoding is as follows:

```
xxxx xxxx xxxx xxxa bbbb bbbb ffff ffff
```

There's no device field in the ARI encoding; it's implied to be 0.

Note that bit 16 is used to determine whether the BDF encoding should be interpreted as in ARI format (1) or not (0). You can use the *PCI\_IS\_ARI(\_bdf\_)* macro to check this bit.

You can use the following macros to build a BDF:

- *PCI\_BDF*(\_*b*\_, \_*d*\_, \_*f*\_)
- PCI\_BDF\_ARI(\_b\_, \_f\_)

You can use the following macros to obtain the bus, device, and function numbers from a BDF:

- PCI\_FUNC(\_bdf\_)
- PCI\_DEV(\_bdf\_)
- PCI\_BUS(\_bdf\_)

PCI\_BDF\_NONE indicates a nonexistent or illegal device.

## **Classification:**

**QNX** Neutrino

# pci\_chassis\_slot\_bridge()

Get the Bus/Device/Function of the bridge that's connected to the specified chassis and slot

# Synopsis:

```
#include <pci/pci.h>
pci bdf t pci chassis slot bridge( pci cs t cs );
```

# **Arguments:**

cs

A pci cs t that contains the chassis and slot number; see below.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

## **Description:**

The <code>pci\_chassis\_slot\_bridge()</code> function returns the BDF of the bridge that's connected to the specified chassis and slot. The <code>pci\_cs</code> t data type is defined as a <code>wint16</code> t; the encoding is as follows:

```
CCCS SSSS SSSS SSSS
```

You can use the following macros to encode or decode a pci\_cs\_t:

- PCI\_CHASSIS(\_cs\_)
- PCI\_SLOT(\_cs\_)
- PCI\_CS(\_c\_, \_s\_)

There's a maximum of 32 slots per chassis, as defined by the Slot Identification capability, but there are 13 bits for slot numbers to accommodate the size of the "physical slot number" field in the slot capabilities register of PCle root ports. The 16-bit data type for pci\_cs\_t permits up to 8 chassis (7 expansion chassis).

Slot numbers start at 1.

Even if there are no chassis-based devices in the system, a chassis number of 0 exists. That is, a board with PCI devices on it (perhaps including slots) will logically reside in a chassis 0.

#### **Returns:**

The BDF of the bridge, or PCI\_BDF\_NONE if the chassis and slot provided were invalid or aren't associated with a bridge or Root Port.

A PCI bridge (not a PCIe Root Port) may be connected to several slots. In this case, the same BDF is returned for each slot connected to the bridge.

# Classification:

QNX Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# See also:

pci\_chassis\_slot\_bridge(), pci\_device\_chassis\_slot()

# pci\_chassis\_slot\_device()

Get the Bus/Device/Function of the device that resides in the specified chassis and slot

# Synopsis:

#### **Arguments:**

cs

A  $pci\_cs\_t$  that contains the chassis and slot number; see below.

err

NULL, or a pointer to a location where the function can store an error code.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

#### **Description:**

The pci\_chassis\_slot\_device() function returns the BDF of the device that resides in the specified chassis and slot. The pci\_cs\_t data type is defined as a uint16\_t; the encoding is as follows:

```
CCCS SSSS SSSS SSSS
```

You can use the following macros to encode or decode a pci\_cs\_t:

- PCI\_CHASSIS(\_cs\_)
- PCI\_SLOT(\_cs\_)
- PCI\_CS(\_c\_, \_s\_)

There's a maximum of 32 slots per chassis, as defined by the Slot Identification capability, but there are 13 bits for slot numbers to accommodate the size of the "physical slot number" field in the slot capabilities register of PCle root ports. The 16-bit data type for pci\_cs\_t permits up to 8 chassis (7 expansion chassis).

Slot numbers start at 1.

Even if there are no chassis-based bridges in the system, a chassis number of 0 exists. That is, a board with PCI devices on it (perhaps including slots) will logically reside in a chassis 0.

## **Returns:**

The BDF of the device, or PCI\_BDF\_NONE. If PCI\_BDF\_NONE is returned and *err* isn't NULL, the object that *err* points to indicates why:

# PCI\_ERR\_EINVAL

The chassis and slot provided were invalid.

# PCI\_ERR\_ENODEV

The slot is empty.

## **Classification:**

**QNX** Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

## See also:

pci\_chassis\_slot\_bridge(), pci\_device\_chassis\_slot()

# pci\_device\_attach()

Attach a device

# Synopsis:

# **Arguments:**

bdf

A unique identifier for the device you want to attach to. You can construct this value with the *PCI\_BDF()* macro, but you more typically obtain it by calling *pci\_device\_find()*.

flags

Flags that control the attachment; see below.

err

NULL, or a pointer to a location where the function can store an error code.

## Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

## **Description:**

Device attachment is required in order to perform any configuration and/or write operations on a device. It's also required in order to obtain any address space (memory and I/O BAR) or interrupt information. This is to allow the attachment flags to provide access control only to software that requires this information. Attachment isn't required to read most other configuration space information. Any APIs that require a pci devhal t must be attached to.

The *flags* parameter controls the way in which the attachment occurs as follows (see also **<pci/pci.h>**). You must specify one of the following bitwise-exclusive values:

```
pci_attachFlags_e_EXCLUSIVE
```

If this attachment is successful, don't allow any other caller to attach to the device.

```
pci attachFlags e SHARED
```

Allow other callers to attach to the device.

You can also OR in any of the following bits:

#### pci\_attachFlags\_e\_OWNER

Permit access to the address space and IRQ assignments. This flag is implied for pci\_attachFlags\_e\_EXCLUSIVE. There can be only one owner unless you set pci\_attachFlags\_e\_MULTI on the very first attachment that includes pci\_attachFlags\_e\_OWNER.

#### pci\_attachFlags\_e\_MULTI

If this flag is set on the first attachment with pci\_attachFlags\_e\_OWNER set, then subsequent attachments are permitted with the pci\_attachFlags\_e\_OWNER and pci\_attachFlags\_e\_MULTI flags set.

If you don't set this flag on the first attachment that has pci\_attachFlags\_e\_OWNER set, then subsequent attaches with pci\_attachFlags\_e\_OWNER set are rejected regardless of the inclusion of pci\_attachFlags\_e\_MULTI. That is, all multiply-owned attachers *must* set both the pci\_attachFlags\_e\_OWNER and pci\_attachFlags\_e\_MULTI flags. It's an error to set pci\_attachFlags\_e\_MULTI with pci\_attachFlags\_e\_EXCLUSIVE or without pci\_attachFlags\_e\_OWNER.

The following combinations are also defined:

#### **Returns:**

A handle of type pci\_devhdl\_t that you can use in subsequent calls to access the device, or NULL if an error occurred.

If err is non-NULL, then the reason for the failed attachment is provided as follows:

#### PCI\_ERR\_EINVAL

Invalid flags.

#### PCI\_ERR\_ENODEV

The bdf argument doesn't refer to a valid device.

#### PCI ERR ATTACH EXCLUSIVE

The device identified by bdf is already exclusively owned.

#### PCI\_ERR\_ATTACH\_SHARED

The request was for exclusive attachment, but the device identified by *bdf* has already been successfully attached to.

#### PCI ERR ATTACH OWNED

The request was for ownership of the device, but the device is already owned.

The following error codes are specifically related to internal resource availability and use, and hence you aren't likely to see them:

## PCI\_ERR\_ENOMEM

Memory for internal resources couldn't be obtained. This may be a temporary condition.

## PCI\_ERR\_LOCK\_FAILURE

There was an error related to the creation, acquisition, or use of a synchronization object.

## PCI\_ERR\_ATTACH\_LIMIT

There have been too many attachments to the device identified by bdf.

# **Classification:**

**QNX** Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

#### See also:

pci\_device\_detach()

# pci\_device\_cfg\_cap\_disable(), pci\_device\_cfg\_cap\_enable()

Enable or disable a capability

# Synopsis:

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

#### reqType

The desired level of compliance to the request; one of:

- pci\_reqType\_e\_MANDATORY the request must be satisfied with the requested constraints, or the request fails.
- pci\_reqType\_e\_ADVISORY every attempt should be made to meet the request constraints, but if that isn't possible, the call doesn't fail.
- pci\_reqType\_e\_UNSPECIFIED the request constraints aren't specified. The PCI server is free to choose any request constraints.

cap

A pointer to a capability structure.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

## **Description:**

These functions enable or disable the capability identified by *cap* for the device identified by *hdl*. You must have already attached to the device by successfully calling *pci\_device\_attach()*. You can obtain the device capability by calling *pci\_device\_read\_cap()*.

After calling <code>pci\_device\_read\_cap()</code> and before calling <code>pci\_device\_cfg\_cap\_enable()</code>, you might be able to modify the capability, using capability-specific APIs. See the specific capability module for details.

The *reqType* argument indicates the desired level of compliance to the request:

| When you're:           | Use:                                                                                 |
|------------------------|--------------------------------------------------------------------------------------|
| Enabling a capability  | pci_reqType_e_MANDATORY, pci_reqType_e_ADVISORY, or pci_reqType_e_UNSPECIFIED        |
| Disabling a capability | pci_reqType_e_UNSPECIFIED, unless the specific capability module specifies otherwise |

For example, if you're enabling the MSI or MSI-X capability, you can select the desired number of IRQs to use by calling the capability-specific APIs for MSI-X. When you're enabling the capability for the device:

- a reqType of pci\_reqType\_e\_MANDATORY causes pci\_device\_cfg\_cap\_enable() to fail if the desired number of IRQs couldn't be allocated for the device
- a reqType of either pci\_reqType\_e\_ADVISORY or pci\_reqType\_e\_UNSPECIFIED wouldn't

For an explanation of the difference between pci\_reqType\_e\_ADVISORY and pci\_reqType\_e\_UNSPECIFIED, see "Capability ID Ox5 (MSI)" and "Capability ID Ox11 (MSI-X)" in the Capability Modules and APIs appendix.



If you need to change a capability's parameters, you must disable it, make the changes, and then reenable the capability.

#### **Returns:**

#### PCI ERR OK

The capability was successfully enabled or disabled.

#### PCI\_ERR\_EALREADY

The capability identified by cap is already enabled/disabled.

#### PCI\_ERR\_ENOTSUP

The capability can't be disabled.

#### PCI\_ERR\_EINVAL

The *hdl* doesn't refer to a device that you attached to, or some other parameter is otherwise invalid.

#### PCI\_ERR\_ENODEV

The device identified by *hdl* doesn't exist. Note that this error can also be returned if a device that supports live removal is removed after a successful call to *pci\_device\_find()*.

#### PCI\_ERR\_NOT\_OWNER

You don't own the device associated with hdl.

These functions can also return any of the errors documented for the specific capability being enabled or disabled.

The following internal errors are specifically related to internal resource availability and use, and are atypical:

#### PCI\_ERR\_ENOMEM

Memory for internal resources couldn't be obtained. This may be a temporary condition.

#### PCI\_ERR\_LOCK\_FAILURE

An error occurred that's related to the creation, acquisition, or use of a synchronization object.

If any error occurs, the capability for the device isn't changed.

#### **Classification:**

**QNX** Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

## See also:

pci\_device\_cfg\_cap\_isenabled()

# pci\_device\_cfg\_cap\_isenabled()

Check to see if a capability is enabled or disabled

# Synopsis:

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

cap

A pointer to a capability structure.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

This function determines whether the capability identified by *cap* for the device identified by *hdl* is enabled or disabled. You must have already attached to the device by successfully calling *pci\_device\_attach()*. You can obtain the device capability by calling *pci\_device\_read\_cap()*.

#### **Returns:**

true or false, depending on the capability state.

# Classification:

**QNX** Neutrino

# Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# See also:

pci\_device\_cfg\_cap\_disable(), pci\_device\_cfg\_cap\_enable()

# pci\_device\_cfg\_rd\*()

Read from the device-specific PCI configuration space registers

# Synopsis:

# **Arguments:**

bdf

The Bus/Device/Function associated with a device.

offset

The offset, in bytes, at which you want to start reading, aligned to the size of the value being read.

val

A pointer to a location where the function can store the value read.

# Library:

#### libpci

Use the -1 pci option to gcc to link against this library.

# **Description:**

The  $pci\_device\_cfg\_rd^*()$  functions provide read access to the device-specific PCI configuration space registers starting at offset 0x40 (64). The register contents are returned in the memory that val points to. All functions return a  $pci\_err\_t$  indicating success or failure.

The  $pci\_device\_cfg\_rd^*()$  functions take a  $pci\_bdf\_t$  parameter as their first argument, so you don't need to attach to the device before reading the specified configuration space register. You can find the  $pci\_bdf\_t$  value for a specific device by calling  $pci\_device\_find()$ .



You should use these functions only if you can't obtain the corresponding information with an existing library or capability module API. Also check the capability module APIs defined in the cpci/cap\_\*.h> files.

## **Returns:**

PCI\_ERR\_OK

Success.

#### PCI\_ERR\_EINVAL

The *offset* argument isn't within the device-specific configuration space range (between 0x40 and 0xFF for PCI devices, or between 0x40 and 0xFFF for PCIe devices), or the *offset* isn't aligned to the size of the requested read operation.

If any error occurs, you should assume that storage you provided contains invalid data.

## **Classification:**

**QNX** Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_cfg\_wr\*()

Write to the device-specific PCI configuration space registers

# Synopsis:

```
#include <pci/pci.h>
pci_err_t pci_device_cfg_wr8( pci_devhdl_t hdl,
                                uint t offset,
                                uint8 t val,
                                uint8 t *val_p);
pci err t pci device cfg wr16( pci devhdl t hdl,
                                 uint t offset,
                                 uint16 t val,
                                 uint16 t *val_p);
pci err t pci device cfg wr32( pci devhdl t hdl,
                                 uint t offset,
                                 uint32_t val,
                                 uint32 t *val_p);
pci err t pci device cfg wr64( pci devhdl t hdl,
                                 uint t offset,
                                 uint64 t val,
                                 uint64 t *val_p);
```

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

offset

The offset, in bytes, at which you want to start writing, aligned to the size of the value being written.

val

The value that you want to write.

val\_p

NULL, or a pointer to a location where the function can store the register's value after the writing is done.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The  $pci\_device\_cfg\_wr^*()$  functions provide write access to the device-specific PCI configuration space registers starting at offset 0x40 (64). The value to write is contained in val. If  $val\_p$  isn't NULL, the location that it points to is set to the contents of the register after the write operation is completed (the register is read after the write). All functions return a pci err t indicating success or failure.

The <code>pci\_device\_cfg\_wr\*()</code> functions take a <code>pci\_devhdl\_t</code> parameter as their first argument, and therefore you must successfully attach to the device before you can write the specified configuration space register.

#### **Returns:**

#### PCI\_ERR\_OK

Success.

#### PCI ERR EINVAL

The following might have occurred:

- The *offset* argument isn't within the device-specific configuration space range (between 0x40 and 0xFF for PCI devices, or between 0x40 and 0xFFF for PCIe devices), or the *offset* isn't aligned to the size of the requested write operation.
- You didn't successfully attach to the device.

## PCI\_ERR\_ENODEV

The hdl argument doesn't refer to a valid device.

If any error occurs, you should assume that the storage pointed to by a non-NULL  $val_p$  contains invalid data.

# Classification:

**QNX Neutrino** 

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_chassis\_slot()

Get the chassis and slot for a device

# Synopsis:

```
#include <pci/pci.h>
pci_cs_t pci_device_chassis_slot( pci_bdf_t bdf );
```

# **Arguments:**

bdf

The Bus/Device/Function for a device. You can construct this value with the *PCI\_BDF()* macro, but you more typically obtain it by calling *pci\_device\_find()*.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The <code>pci\_device\_chassis\_slot()</code> function returns the chassis and slot that device <code>bdf</code> resides in.

#### **Returns:**

A pci\_cs\_t that contains the information about the chassis and slot. For more details about this data type, see *pci\_chassis\_slot\_device()*.

If you pass this value to the *PCI\_SLOT()* macro, and the result is 0, then the device isn't in a slot.

# **Classification:**

QNX Neutrino

Thread

# Safety: Cancellation point No Interrupt handler No Signal handler No

## See also:

pci\_chassis\_slot\_bridge(), pci\_chassis\_slot\_device()

Yes

# pci\_device\_detach()

Detach a device

# Synopsis:

```
#include <pci/pci.h>
pci_err_t pci_device_detach( pci_devhdl_t hdl );
```

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

When the device is no longer in use, or the attaching software will no longer manage the device, you should call  $pci\_device\_detach()$  to return all resources to the system. If any capabilities have been enabled, you should first disable them and free the pci\\_cap\_t that  $pci\_device\_read\_cap()$  returned.

#### **Returns:**

PCI\_ERR\_OK

Success.

PCI\_ERR\_EINVAL

The *hdl* argument is invalid or doesn't refer to a device that you attached to.

PCI\_ERR\_ENODEV

The hdl argument doesn't refer to a valid device.

PCI\_ERR\_ENOENT

An internal error occurred; there's no recorded attachment for you.

# Classification:

**QNX** Neutrino

| Safety:            |    |
|--------------------|----|
| Cancellation point | No |

# Safety:

| Interrupt handler | No  |
|-------------------|-----|
| Signal handler    | No  |
| Thread            | Yes |

# See also:

pci\_device\_attach()

# pci\_device\_find()

Locate a device that matches the specified criteria

# Synopsis:

# **Arguments:**

idx

The zero-based index of a specific device that you want to find; see below.

vid

The vendor ID you want to match, or PCI\_VID\_ANY.

did

The device ID you want to match, or PCI\_DID\_ANY.

#### classcode

The class or subclass that you want to match, or PCI\_CCODE\_ANY.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The pci\_device\_find() function kets you locate a specific device by specifying any combination of the vendor ID *vid*, device ID *did*, and class (and subclass) code *classcode* filter parameters. Any parameter can be wild-carded by using PCI\_VID\_ANY, PCI\_DID\_ANY, or PCI\_CCODE\_ANY, respectively.

The class code is of type pci\_ccode\_t, which contains 3 bytes as defined in the PCI specification:

```
MSb

0000 0000 CCCC CCCC cccc cccc rrrr rrrr

C - represents the base class
c - represents the sub class
r - represents a register level programming interface
```

To encode and decode the class code, you can use the macros defined in <pci/pci\_ccode.h>, as well as the following macros, defined in <pci/pci.h>:

- PCI\_CCODE\_CLASS(\_cc\_)
- PCI\_CCODE\_SUBCLASS(\_cc\_)
- PCI\_CCODE\_REG\_IF(\_cc\_)
- PCI\_CCODE(\_C\_, \_c\_, \_r\_)

Wild cards for the subclass and register interface let you widen the search for class codes. You can use the following values independently or together for the subclass and register interface respectively when constructing a classcode to search for:

- PCI\_CCODE\_SUBCLASS\_ANY
- PCI\_CCODE\_REG\_IF\_ANY

#### For example:

- PCI\_CCODE (base\_class, PCI\_CCODE\_SUBCLASS\_ANY, PCI\_CCODE\_REG\_IF\_ANY)
- PCI CCODE (base\_class, subclass, PCI CCODE REG IF ANY)

You can find the defined vendor IDs in **<pci/pci\_id.h>**. In addition, the *idx* parameter lets you select from multiple instances of devices meeting the search criteria. By calling *pci\_device\_find()* repeatedly with an incrementing *idx* value, you can find all instances of a device meeting the search criteria.



The idx parameter has no association with a given device. It's used only as an instance token across multiple find calls when the search criteria don't change. The same device (as identified by the returned pci\_bdf\_t) could be identified for a different idx value if you use different search criteria. If you change the search criteria, reset the starting idx value to 0, or the function might return PCI\_ERR\_ENODEV.

The search criteria parameters allow the following filter combinations:

| vid         | did         | classcode     | Result                                                       |
|-------------|-------------|---------------|--------------------------------------------------------------|
| PCI_VID_ANY | PCI_DID_ANY | PCI_CCODE_ANY | All devices                                                  |
| PCI_VID_ANY | PCI_DID_ANY | A class code  | All devices of a specified class                             |
| PCI_VID_ANY | A device ID | PCI_CCODE_ANY | All devices with a specific device ID                        |
| PCI_VID_ANY | A device ID | A class code  | All devices of a specified class with a specific device ID   |
| A vendor ID | PCI_DID_ANY | PCI_CCODE_ANY | All devices from a specific vendor                           |
| A vendor ID | PCI_DID_ANY | A class code  | All devices of a specified class from a specific vendor      |
| A vendor ID | A device ID | PCI_CCODE_ANY | All devices with a specific device ID from a specific vendor |

| vid         | did         | classcode    | Result                                                                            |
|-------------|-------------|--------------|-----------------------------------------------------------------------------------|
| A vendor ID | A device ID | A class code | All devices of a specified class with a specific device ID from a specific vendor |

# **Returns:**

A pci\_bdf\_t value that uniquely identifies a specific device and which you can use to attach to the device or to perform various read operations (see *pci\_device\_read\_\*()*), or PCI\_BDF\_NONE if a device couldn't be found based on the search criteria.

# Classification:

QNX Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_find\_capid()

Get the index of a capability for a device

# Synopsis:

# **Arguments:**

bdf

The Bus/Device/Function associated with a device.

capid

The identifier for a capability.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

You can use <code>pci\_device\_read\_capid()</code> and <code>pci\_device\_find\_capid()</code> to identify which capabilities the device identified by <code>bdf</code> supports. The <code>pci\_device\_find\_capid()</code> function returns the index of the capability <code>capid</code> for the device identified by <code>bdf</code>.



This function doesn't cause a capability module to be loaded.

The purpose of this function is to obtain the capability index for a capability that the software wishes to enable for the device. You'll use this index when you call *pci\_device\_read\_cap()*.

## **Returns:**

The index for the specific capability, or -1 if the capability doesn't exist.

#### Classification:

**QNX** Neutrino

# Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# See also:

pci\_device\_read\_cap(), pci\_device\_read\_capid()

# pci\_device\_is\_multi\_func()

Determine whether or not a device is a multifunction device

# Synopsis:

```
#include <pci/pci.h>
bool_t pci_device_is_multi_func( pci_bdf_t bdf );
```

# **Arguments:**

bdf

The Bus/Device/Function associated with a device.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The *pci\_device\_is\_multi\_func()* function determines whether or not the device identified by *bdf* is a multifunction device. The *bdf* should be for function 0; if it isn't, *pci\_device\_is\_multi\_func()* checks for function 0.

#### Returns:

true

The device is a multifunction device.

false

The device isn't a multifunction device, or *bdf* is invalid.

#### **Classification:**

**QNX Neutrino** 

## Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_map\_as()

Get the translation between CPU memory addresses and PCI addresses

# Synopsis:

# **Arguments:**

hdl

The handle of the device, obtained by calling <code>pci\_device\_attach()</code>.

as

A pointer to a pci ba t structure that describes the address space.

as\_xlate

A pointer to a pci ba t structure where the function can store the translation.

#### Library:

## libpci

Use the -1 pci option to qcc to link against this library.

#### **Description:**

The <code>pci\_device\_map\_as()</code> function is used by driver software to obtain the required translations between CPU memory addresses and PCI addresses. It's used (for example) when you've allocated a set of memory buffers that a PCI device should transfer in to. In this case, you need to program the PCI device with the inbound physical addresses of the memory buffers, but depending on how the hardware is configured, there may be translation hardware that maps the PCI address that must be targeted in order to resolve to the memory buffer addresses.

You should always call this function in this or any other similar scenario. If there's no translation required, *as\_xlate* will effectively be the same as *as*.

The pci ba t structure is defined as follows:

```
typedef struct
{
    pci_ba_val_t addr;
    uint64_t size;
    pci_asType_e type;
    pci_asAttr_e attr;
```

```
int_t bar_num;
} pci ba t;
```

The members include:

#### addr

The physical address of a memory buffer.

#### size

The size of the buffer, in bytes.

#### type

One of the following:

- pci\_asType\_e\_NONE
- pci\_asType\_e\_MEM
- pci\_asType\_e\_IO

#### attr

A bitwise OR of attribute flags. You must specify one of the following:

- pci\_asAttr\_e\_INBOUND transfers from PCI space to CPU space.
- pci\_asAttr\_e\_OUTBOUND transfers from CPU space to PCI space. You generally don't need this type of translation.

You can also OR in any of the following:

- pci\_asAttr\_e\_16BIT, pci\_asAttr\_e\_32BIT, pci\_asAttr\_e\_64BIT a 2-bit field that indicates whether to encode the address space size as 16, 32, or 64 bit.
- pci\_asAttr\_e\_PREFETCH
- pci\_asAttr\_e\_CONTIG
- pci\_asAttr\_e\_EXPANSION\_ROM
- pci\_asAttr\_e\_ENABLED applicable to expansion ROM.
- pci\_asAttr\_e\_SHARED otherwise reserved (applicable to slot aspace reservations).

#### bar\_num

The Base Address Register number.

The as attributes (defined in ci/pci.h> as type pci\_asAttr\_e) should fully specify in the as->attr field whether the driver is requesting translation for an outbound transfer (from CPU memory to PCI device) or inbound transfer (from PCI device to CPU memory). You should also specify other attributes, such as pci\_asAttr\_e\_CONTIG, the alignment requirements, and so on. In addition to the as->attr field, you should also properly initialize the type, size, and addr fields. Note that all addresses are specified as physical addresses.

# **Returns:**

# PCI\_ERR\_OK

Success.

#### PCI\_ERR\_ENODEV

The device identified by *hdl* doesn't exist. Note that this error can also be returned if a device that supports live removal is removed after a successful call to *pci\_device\_find()*.

#### PCI\_ERR\_EINVAL

The *hdl* doesn't refer to a valid device that you attached to, or other parameters are otherwise invalid. This error can also be returned from the hardware-dependent module.

# PCI\_ERR\_ASPACE\_INVALID

The address provided couldn't be translated into usable values.

If any error occurs, you should assume that storage you provided for as\_xlate contains invalid data.

# **Classification:**

QNX Neutrino

C-4-1..

| Sarety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_read\_\*()

Read information from the common PCI configuration space registers

# Synopsis:

```
#include <pci/pci.h>
pci_err_t pci_device_read_ccode( pci_bdf_t bdf, pci_ccode_t *ccode );
pci_err_t pci_device_read_clsize( pci_bdf_t bdf, pci_clsize_t *cache_linesz );
pci_err_t pci_device_read_cmd( pci_bdf_t bdf, pci_cmd_t *cmd);
pci_err_t pci_device_read_did( pci_bdf_t bdf, pci_did_t *did);
pci_err_t pci_device_read_hdrType( pci_bdf_t bdf, pci_hdrType_t *hdrType);
pci_err_t pci_device_read_latency( pci_bdf_t bdf, pci_latency_t *latency);
pci_err_t pci_device_read_revid( pci_bdf_t bdf, pci_revid_t *revid);
pci_err_t pci_device_read_ssid( pci_bdf_t bdf, pci_ssid_t *ssid);
pci_err_t pci_device_read_ssvid( pci_bdf_t bdf, pci_ssvid_t *ssvid);
pci_err_t pci_device_read_sstatus( pci_bdf_t bdf, pci_ssvid_t *ssvid);
pci_err_t pci_device_read_status( pci_bdf_t bdf, pci_stat_t *status);
pci_err_t pci_device_read_vid( pci_bdf_t bdf, pci_stat_t *status);
```

# **Arguments:**

bdf

The Bus/Device/Function associated with a device.

#### Additional argument

A pointer to a location where the function can store the information read.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The *pci\_device\_read\_\*()* functions provide read access to the common PCI configuration space registers identified by their names. The register contents are returned in the provided storage.

| Register | Description                                                                  | Data type     |
|----------|------------------------------------------------------------------------------|---------------|
| CCODE    | Class and subclass code; see pci_device_find()                               | pci_ccode_t   |
| CLSIZE   | Cache line size                                                              | pci_clsize_t  |
| CMD      | Command: a bitmask of features that can be individually enabled and disabled | pci_cmd_t     |
| DID      | Device ID                                                                    | pci_did_t     |
| HDRTYPE  | Header type, which indicates the layout of the remaining header data         | pci_hdrType_t |
| LATENCY  | Latency timer                                                                | pci_latency_t |
| REVID    | Revision ID                                                                  | pci_revid_t   |
| SSID     | Subsystem ID                                                                 | pci_ssid_t    |
| SSVID    | Subsystem vendor ID                                                          | pci_ssvid_t   |
| STATUS   | Status information for PCI bus-related events                                | pci_stat_t    |
| VID      | Vendor ID                                                                    | pci_vid_t     |

All functions return a pci\_err\_t indicating success or failure. If the call is successful, the storage that you provided contains the requested value. If any error occurs, you should assume that this storage contains invalid data.

You don't need to attach to the device before using a pci\_device\_read\_\*() function that takes a pci\_bdf\_t parameter as its first argument to read a configuration space register. You can find the pci\_bdf\_t value for a specific device by calling pci\_device\_find().

## **Returns:**

PCI\_ERR\_OK on success; any other value indicates that an error occurred (you can use *pci\_strerror()* to get the associated description).

#### Classification:

QNX Neutrino

# Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# See also:

pci\_device\_write\_cmd(), pci\_device\_write\_status()

# pci\_device\_read\_ba()

Get the base addresses of a device

# Synopsis:

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

nba

A pointer to a location that can hold the number of entries in the ba array (see below).

ba

NULL, or an array of pci\_ba\_t structures where the function can store information about the device's supported address spaces (see below). For more information about this structure, see pci\_device\_map\_as().

#### reqType

The desired level of compliance to the request; one of:

- pci\_reqType\_e\_MANDATORY the request must be satisfied with the requested constraints, or the request fails.
- pci\_reqType\_e\_UNSPECIFIED the request constraints aren't specified. The PCI server is free to choose any request constraints.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The *pci\_device\_read\_ba()* function gets the base addresses for a device. You must have already attached to the device by successfully calling *pci\_device\_attach()*.

PCI devices contain multiple BARs (Base Address Registers) that may be applicable to different address space types. To simplify the retrieval of the base address information, the *pci\_device\_read\_ba()* function

is provided. This function gets an array of pci\_ba\_t types that uniquely identify all of the supported address spaces of the device identified by *hdl*.

In general, the *ba* parameter should point to an array of pci\_ba\_t types, in which case you specify the number of entries in the array in the value pointed to by *nba*.

By modifying the parameters, you can control the returned values as follows:

• To determine how many valid base addresses the device uses, set *ba* to NULL and set the variable pointed to by *nba* to the maximum number of BARs. The number of implemented base addresses is returned in \**nba*.



If you set the variable pointed to by *nba* to zero, *pci\_device\_read\_ba()* returns PCI\_ERR\_OK but doesn't set \**nba* to the number of valid base addresses.

If you're interested in only one base address, ba can be a pointer to a single pci\_ba\_t variable.
 In this case, nba can point to the value of 1, or nba can be NULL. Note that in this case only the first implemented base address will be returned.

Otherwise you should allocate space for an array of pci\_ba\_t items and set *nba* to point to the number of items allocated. On successful return, *nba* contains a value as follows:

- If the size of array specified by the value pointed to by nba was large enough to hold all implemented
  base addresses for the device, nba contains a value less than or equal to the originally assigned
  value of nba indicating the actual number of implemented base addresses. Note that this value
  can be zero.
- If the size of the array specified by the value pointed to by nba wasn't large enough to hold all
  implemented base addresses for the device, nba contains a value that's the 2's complement of the
  number of base addresses that wouldn't fit into the allocated array.

For example, if *nba* contains the value of -2 upon successful return, all but two of the requested number of base addresses were successfully returned.

In all of the above cases, you should set the *reqType* argument to pci\_reqType\_e\_UNSPECIFIED. Optionally, you can retrieve the address space information for a specific BAR or set of BARs. If you set *reqType* to pci\_reqType\_e\_MANDATORY and initialize the *ba.bar\_num* field for each of the \**nba* entries, the function returns only the address space information for the specified BAR or BARs. If you specify the same BAR number more than once, multiple identical entries are returned. If you specify an invalid BAR number, the entry is of type pci\_asType\_e\_NONE.

Valid BAR numbers are from 0 through 5, inclusive. Use a BAR number of -1 to retrieve address space information for expansion ROMs. Note also, that if you specify pci\_reqType\_e\_MANDATORY, \*nba isn't updated to reflect the actual number of valid address spaces; it remains as you set it.

Because the base addresses for a device provide the location of memory mapped device registers, it's desirable to control access to this information. This function succeeds only if *hdl* identifies an attacher that owns the device. When you call *pci\_device\_attach()*, you can specify whether you want to be the owner of the device. Only the owner can successfully call *pci\_device\_read\_ba()* and hence be able to map and control the device.

# **Returns:**

#### PCI\_ERR\_OK

Success.

#### PCI\_ERR\_ENODEV

The device identified by *hdl* doesn't exist. Note that this error can also be returned if a device that supports live removal is removed after a successful call to *pci\_device\_find()*.

#### PCI\_ERR\_ENOTSUP

The device identified by *hdl* isn't supported. Note that this is different from a return of PCI\_ERR\_OK with *nba* pointing to the value 0.

#### PCI\_ERR\_EINVAL

The *hdl* doesn't refer to a valid device that you attached to, or other parameters are otherwise invalid. This error can also be returned from the hardware-dependent module.

#### PCI\_ERR\_NOT\_OWNER

You aren't the owner of the device; see *pci\_device\_attach()*.

#### PCI\_ERR\_ASPACE\_INVALID

The base addresses assigned to the device couldn't be translated into usable values for you. This is generally a hardware-dependent module error.

#### PCI ERR EIO

A device-specific error occurred.

If any error occurs, you should assume that the storage that you provided contains invalid data.

#### **Classification:**

QNX Neutrino

# Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_read\_cap()

Load a capability module

# Synopsis:

# **Arguments:**

bdf

The Bus/Device/Function associated with a device.

cap

A pointer to a location where the function can store a pointer to a PCI capabilities structure (note that pci cap t itself is defined as a pointer to the structure).

idx

The index of the capability that you want to load.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

#### **Description:**

Once you've found a desired capability index (by using <code>pci\_device\_read\_capid()</code> or <code>pci\_device\_find\_capid()</code>), you can call <code>pci\_device\_read\_cap()</code> using the <code>idx</code> parameter in order to initialize the <code>cap</code> argument and trigger the loading of the capabilities module.



The first time you call *pci\_device\_read\_cap()* for a given capability *idx*, initialize the pointer referred to by *cap* to NULL (see the example below). Failure to do this will likely result in a program exception.

Although there's no need to call  $pci\_device\_read\_cap()$  more than once for each capability, you can call it again using the pci cap t returned on the first successful call.

If  $pci\_device\_read\_cap()$  fails on a subsequent call using the cap returned from an initial call (i.e., with cap = NULL), the  $pci\_cap\_t$  initially received is destroyed, and you must make a new call with cap = NULL.

After a successful call to <code>pci\_device\_read\_cap()</code>, you can use the APIs for the capability module using the returned <code>pci\_cap\_targument</code> in order to configure the capability as desired.

Finally, once the capability has been configured (as applicable), you can enable the capability by calling *pci\_device\_cfg\_cap\_enable()*. If a device supports a capability for which there's no capability module, *pci\_device\_read\_cap()* returns an error indicating that the capability can't be used.

When you no longer need the pci\_cap\_t returned from a successful pci\_device\_read\_cap() call, you can release it with free().

#### Returns:

#### PCI ERR OK

Success; cap refers to a valid pci cap t, which you can use with the capability APIs.

#### PCI\_ERR\_ENOENT

The capability at idx doesn't exist.

#### PCI\_ERR\_EIO

A malformed capability "next" pointer was encountered.

#### PCI\_ERR\_NO\_MODULE

A capability module doesn't exist (in the capability module search path) for the capability at *idx* for the device identified by *bdf*.

#### PCI\_ERR\_MODULE\_BLACKLISTED

The identified capability module is contained in the *PCI\_MODULE\_BLACKLIST* environment variable.

#### PCI\_ERR\_MODULE\_SYM

The identified capability module doesn't have a proper initialization function.

# PCI\_ERR\_MOD\_COMPAT

The identified capability module is incompatible with the version of either the pci-server binary or **libpci**.

The following internal errors are specifically related to internal resource availability and use, and are atypical:

#### PCI\_ERR\_ENOMEM

Memory for internal resources couldn't be obtained. This may be a temporary condition.

#### PCI ERR LOCK FAILURE

An error occurred that's related to the creation, acquisition or use of a synchronization object.

If any error occurs, you should consider the contents of the capargument to be invalid data.

# Example:

# **Classification:**

QNX Neutrino

# Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# See also:

pci\_device\_find\_capid(), pci\_device\_read\_capid()

# pci\_device\_read\_capid()

Get the ID of the nth capability that a device supports

# Synopsis:

# **Arguments:**

bdf

The Bus/Device/Function associated with a device.

capid

A pointer to a location where the function can store the capability ID.

idx

The index of the capability.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

You can use <code>pci\_device\_read\_capid()</code> and <code>pci\_device\_find\_capid()</code> to identify which capabilities the device identified by <code>bdf</code> supports. The <code>pci\_device\_read\_capid()</code> function obtains the capability ID for the <code>nth</code> capability (specified by <code>idx</code> and starting at 0) that the device identified by <code>bdf</code> supports.



This function doesn't cause a capability module to be loaded.

The purpose of this function is to obtain the capability index for a capability that the software wishes to enable for the device. You'll use this index when you call *pci\_device\_read\_cap()*.

You can use <code>pci\_device\_read\_capid()</code> to easily loop with an incrementing <code>idx</code> value and obtain the <code>pci\_capid\_t</code> at that index. If \*capid is for a desired capability, you can then read the capability with <code>pci\_device\_read\_cap()</code> and the current <code>idx</code> value.

# **Returns:**

# PCI\_ERR\_OK

Success; \*capid holds the ID of the capability at the specified idx.

#### PCI\_ERR\_ENOENT

The capability at idx doesn't exist. This usually means the end of the devices capability list, but if idx is 0, it means that the device has no capabilities.

#### PCI\_ERR\_EIO

A malformed capability "next" pointer was encountered.

If any error occurs, you should consider the contents of \*capid to be invalid data.

# **Classification:**

**QNX** Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

#### See also:

pci\_device\_find\_capid(), pci\_device\_read\_cap()

# pci\_device\_read\_irq()

Get the IRQs associated with a device

# Synopsis:

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

nirq

NULL, or a pointer to a location for the number of IRQs.

irq

NULL, or an array of pci irq tentries.

# Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The *pci\_device\_read\_irq()* function gets the IRQs associated with a device. You must have already attached to the device by successfully calling *pci\_device\_attach()*.

There could be multiple IRQs associated with a single device. In general, the *irq* parameter should point to an array of pci\_irq\_t types, and you should specify the number of entries the array in the value pointed to by *nirq*.

By modifying the parameters, you can control returned values as follows:

- To determine how many interrupts are associated with the device identified by hdl, pass NULL for irq. The function sets the variable pointed to by nirq to the number of supported/configured interrupts.
- If you're interested in only one IRQ, *irq* can be a pointer to a single pci\_irq\_t variable. In this case *nirq* can point to the value of 1, or *nirq* can be NULL.



If the device uses more than one IRQ and you request only one, an arbitrary interrupt is returned.

Otherwise, you should allocate space for an array of pci\_irq\_t items and set *nirq* to point to the number of items allocated. Upon successful return, *nirq* contains a value as follows:

- If the size of array specified by the value pointed to by *nirq* was large enough to hold all IRQs associated with the device, *nirq* contains a value less than or equal to the originally assigned value of *nirq* indicating the actual number of associated interrupts. Note that it is possible for this value to be zero.
- If the size of the array specified by the value pointed to by nirq wasn't large enough to hold all IRQs associated with the device, nirq contains a value that's the 2's complement of the number of IRQs that wouldn't fit into the allocated array.

For example, if *nirq* contains the value of -2 upon successful return, all but two of the requested number of IRQs were successfully returned.

If the device uses more than one IRQ, it is unspecified as to which device functionality is associated with which IRQ. IRQs are returned in the *irq* array in enabled interrupt source order. See also "Capability ID 0x5 (MSI)" and "Capability ID 0x11 (MSI-X)" in the Capability Modules and APIs appendix.

Because the IRQs for a device provide the ability to attach interrupt handlers, it's desirable to control access to this information. This function succeeds only if *hdl* identifies an attacher that owns the device. When you call *pci\_device\_attach()*, you can specify whether you want to be the owner of the device. Only the owner can successfully call *pci\_device\_read\_irq()* and hence be able to attach interrupt service routines.

#### **Returns:**

## PCI\_ERR\_OK

Success.

#### PCI\_ERR\_ENODEV

The device identified by *hdl* doesn't exist. Note that this error can also be returned if a device that supports live removal is removed after a successful call to *pci\_device\_find()*.

#### PCI\_ERR\_ENOTSUP

The device identified by *hdl* doesn't support interrupts or the type of interrupts being requested. Note that this is different from a return of PCI\_ERR\_OK with *nirq* pointing to the value 0.

## PCI\_ERR\_EINVAL

The *hdl* doesn't refer to a valid device that you attached to, or other parameters are otherwise invalid.

#### PCI\_ERR\_NOT\_OWNER

You aren't the owner of the device; see *pci\_device\_attach()*.

# PCI\_ERR\_IRQ\_CFG

An invalid configuration for interrupt sources has been established in the device.

# PCI\_ERR\_IRQ\_NOT\_AVAIL

There are no interrupt vectors available.

# PCI\_ERR\_EIO

A device-specific error occurred.

If any error occurs, you should assume that the storage that you provided contains invalid data.

# Classification:

QNX Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_reset()

#### Reset a device

# Synopsis:

## **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

#### resetType

The type of reset to initiate. The defined types are:

- pci\_resetType\_e\_BUS
- pci\_resetType\_e\_FUNCTION

A reset type that's less than pci\_resetType\_e\_BUS is considered to mean "no reset" (a no-op).

A reset type that's greater than pci\_resetType\_e\_FUNCTION is considered to be a hardware-specific reset. The behavior of hardware-specific resets, if supported, is defined by the hardware-dependent module. Refer to the release notes or the usage information in the hardware-dependent module applicable to your platform for details.

# Library:

## libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The pci\_device\_reset() function initiates a reset of a specific device (function-level reset if the device is PCIe and supports FLR as determined by the device capabilities register or if the device is PCI and supports the Advanced Features capability and FLR as per the AF capabilities register) or of a PCI bus segment/PCIe link (secondary bus reset) if the device is a PCI-to-PCI bridge or PCIe Root Port that reports as a PCI-to-PCI bridge.

The *hdl* arguments identifies the specific device to be reset, or the bus or link on which the device resides.



Since this API can potentially impact multiple devices, you must be sure of what you're doing. During the time that the reset is occurring, configuration space accesses to the device(s) is halted, but there's currently no in-band mechanism for preventing access to device-specific registers obtained from a successful call to *pci\_device\_read\_ba()* and *mmap()*'d by other driver software. It's your responsibility to coordinate with such software as required.

The primary types of reset are:

#### pci\_resetType\_e\_BUS

Reset all devices on the bus or link on which the device identified by *hdl* resides, including any downstream buses or links for subordinate bridges.

#### pci\_resetType\_e\_FUNCTION

Reset only the specific device identified by hdl.

In both cases, you must be an owner of the device identified by hdl and the only remaining attacher.

#### Affected devices

For a function reset, only the device identified by *hdl* is reset. This includes a specific function of a multifunction device. You must be an owner of the device and the only remaining attacher (all other multiowned attachers, if any, must have detached). In addition, for bus/link resets, all devices that reside on the same bus/link as the device identified by *hdl* or that reside on a bus/link that's downstream of the bus/link on which the device identified by *hdl* resides are also reset. In this case, those devices must not have any attachments (i.e., no other software must have successfully called *pci\_device\_attach()* on these devices without having called *pci\_device\_detach()* prior to the reset operation). It's the responsibility of the application software to coordinate these operations for other affected device software, or the *pci\_device\_reset()* call will fail.

A reset of a specific device (i.e., a BDF) is supported by the PCI specification-defined Function Level Reset (FLR) mechanism. In order to initiate this type of reset, the device must either be a PCIe endpoint with bit 28 of the device capabilities register set to 01B or have the Advanced Features (AF) capability with bit 1 of the AF capabilities register set to 0B1, otherwise this reset is unsupported.

Other reset types are allowed, but these have no defined behavior within the PCI server, and so are passed directly to the hardware-dependent module. This allows for platform-specific reset processing to be accommodated. It's the responsibility of the hardware-dependent module to document what additional reset types if any it supports and what the behaviors of those resets are.

Although the hardware-dependent module has complete control over the reset behavior, the PCI server ensures that configuration space accesses to the device being reset are halted, and after reset, that the device is configured into the D0-initialized state unless otherwise prevented from doing so by the hardware-dependent module. All of the discussions that follow regarding post-reset state and interrupts are applicable to hardware-dependent reset types unless the hardware-dependent module documents otherwise.

#### Post-reset driver state

On return from a successful *pci\_device\_reset()*, your *hdl* is still valid, as are any mappings to address spaces obtained with a successful call to *pci\_device\_read\_ba()*, but all capabilities are disabled. In order to use the capabilities, you need to:

- reread them, using pci\_device\_read\_cap(); you can reuse the same pci cap t
- reconfigure them (as required using the appropriate capability-specific APIs)
- reenable them by calling pci\_device\_cfg\_cap\_enable()

Device software for other affected devices (if any), must go through the entire initialization phase starting with *pci\_device\_attach()*, because they were required to detach in order for the reset to take place.

#### Regarding interrupts

If the device was configured to use the MSI or MSI-X capability, the IRQs associated with the MSI/MSI-X vectors are released when the capability is disabled. Since MSI/MSI-X vectors are allocated when the capability is enabled, and these could potentially change between the disabling and reenabling of these capabilities, driver software should call *InterruptDetach()* for previously assigned IRQs, reread them with *pci\_device\_read\_irq()*, and then reattach them with *InterruptAttach()* or *InterruptAttachEvent()*.

If you aren't using MSI or MSI-X, you don't need to reread the pin-based IRQs originally returned because they don't change. That is, there's no need for the driver software to call <code>InterruptDetach()</code>, <code>pci\_device\_read\_irq()</code>, and then <code>InterruptAttach()</code> or <code>InterruptAttachEvent()</code> after the reset if using pin-based (i.e., non-MSI or non-MSI-X) interrupts.

#### Returns:

If successful, a call to <code>pci\_device\_reset()</code> with a reset type of either <code>pci\_resetType\_e\_BUS</code> or <code>pci\_resetType\_e\_FUNCTION</code> returns <code>PCI\_ERR\_OK</code>, and all affected devices (as described above) have been reset and reconfigured to the <code>DO-initialized</code> state. Any driver software using those device must comprehend this condition and perform any required device-specific initialization that may have been lost as a result of the reset operation.

For reset types other than pci\_resetType\_e\_BUS or pci\_resetType\_e\_FUNCTION, the hardware-dependent module must document the post-reset state of affected devices.

If any error occurs,  $pci\_device\_reset()$  returns one of the following values, and you should consider all affected devices (as outlined above) to be in an unknown and unusable state. It this situation, it may be possible, and even desirable to reissue the reset command.

#### PCI\_ERR\_ENOTSUP

The reset type specified isn't supported by the device identified by hdl.

#### PCI ERR EINVAL

The *hdl* doesn't refer to a valid device that you attached to, or other parameters are otherwise invalid. The hardware-dependent module can also return this error.

#### PCI\_ERR\_ENODEV

The device identified by *hdl* doesn't exist. Note that this error can also be returned if a device that supports live removal is removed.

#### PCI\_ERR\_NOT\_OWNER

You don't own the device identified by hdl.

# PCI\_ERR\_ATTACH\_SHARED

The device identified by *hdl* is currently attached to by more than just you.

# PCI\_ERR\_ATTACH\_OWNED

Devices on the same bus or link as the device identified by *hdl* or on a downstream bus or link are still attached.

# **Classification:**

#### QNX Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_rom\_disable(), pci\_device\_rom\_enable()

Enable or disable expansion ROM

# Synopsis:

```
#include <pci/pci.h>
pci_err_t pci_device_rom_disable( pci_devhdl_t hdl );
pci_err_t pci_device_rom_enable( pci_devhdl_t hdl );
```

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

#### **Description:**

The pci\_device\_rom\_enable() and pci\_device\_rom\_disable() functions enable and disable a device's expansion ROM, respectively. It's your responsibility to enable the Memory Access bit in the command register.

#### **Returns:**

#### PCI\_ERR\_OK

Success.

#### PCI\_ERR\_ENODEV

The device identified by *hdl* doesn't exist. Note that this error can also be returned if a device that supports live removal is removed after a successful call to *pci\_device\_find()*.

#### PCI\_ERR\_ENOTSUP

One of the following occurred:

- The device identified by hdl isn't supported.
- There are no expansion ROM entries for the device.

#### PCI\_ERR\_EINVAL

The *hdl* doesn't refer to a valid device that you attached to, or other parameters are otherwise invalid. This error can also be returned from the hardware-dependent module.

# PCI\_ERR\_NOT\_OWNER

You aren't the owner of the device; see pci\_device\_attach().

#### PCI\_ERR\_ASPACE\_INVALID

The base addresses assigned to the device couldn't be translated into usable values for you. This is generally a hardware-dependent module error.

# PCI\_ERR\_EIO

A device-specific error occurred.

# Classification:

#### QNX Neutrino

| Safety:            |     |
|--------------------|-----|
| Cancellation point | No  |
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# pci\_device\_write\_cmd(), pci\_device\_write\_status()

Write a value in the device command or status register

## Synopsis:

# **Arguments:**

hdl

The handle of the device, obtained by calling *pci\_device\_attach()*.

cmd, status

The value that you want to write in the appropriate register.

cmd\_p, status\_p

NULL, or a pointer to a location where the function can store the old value.

#### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

#### **Description:**

The <code>pci\_device\_write\_cmd()</code> and <code>pci\_device\_write\_status()</code> functions provide write access to the device command and status registers at offsets 0x4 and 0x6, respectively. The value to write is contained in <code>cmd</code> or <code>status</code> argument, respectively. If the optional <code>cmd\_p</code> or <code>status\_p</code> argument isn't NULL, the functions update it with the contents of the respective register after the write operation is completed (the register is read after the write).

Both functions return a pci\_err\_t that indicates success or failure. These functions take a pci\_devhdl\_t parameter as their first argument, and therefore you must successfully attach to the device before you can write the respective register.

#### **Returns:**

PCI\_ERR\_OK

Success.

PCI\_ERR\_EINVAL

You didn't successfully attach to the device.

PCI\_ERR\_ENODEV

The *hdl* argument doesn't refer to a valid device.

If any error occurs, you should assume that the storage pointed to by a non-NULL  $cmd_p$  or  $status_p$  contains invalid data.

# **Classification:**

QNX Neutrino

#### Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

#### See also:

pci\_device\_read\*()

# pci\_strerror()

Get the description of an error code

## Synopsis:

```
#include <pci/pci.h>
const char * const pci_strerror( pci_err_t err );
```

## **Arguments:**

err

The error code that you want a description of. This argument is of type pci\_err\_t and can be set to any error code returned by a PCI API function. More information on this data type and the possible error codes is given below.

### Library:

#### libpci

Use the -1 pci option to qcc to link against this library.

# **Description:**

The pci\_strerror() function returns a string pointer for err. This function never returns NULL.

The *err* argument is of the enumerated type <code>pci\_err\_t</code>, defined in <code>pci/pci.h</code>. The meaning of specific error codes varies with the PCI API function from which they're returned; each function's reference describes the meanings of any possible errors.

#### **Returns:**

A pointer to the description of the error.

## Classification:

**QNX** Neutrino

#### Safety:

| Cancellation point | No  |
|--------------------|-----|
| Interrupt handler  | No  |
| Signal handler     | No  |
| Thread             | Yes |

# Appendix A Capability Modules and APIs

This appendix describes some general-purpose capability modules and their APIs.

Some general notes about capability modules:

- To obtain the pci\_cap\_t structure operated on by the specific capability module API, call pci\_device\_read\_cap().
- The module-specific APIs provide a means of querying and configuring capability-specific attributes
  by operating on the pci\_cap\_t structure. Changes don't actually take effect until you successfully
  call pci\_device\_cfg\_cap\_enable().
- The module-specific APIs aren't available to driver software until you successfully call pci\_device\_read\_cap(). Software doesn't link against a capability module.
- In order to change capability attributes, you must disable the capability before re-enabling it with an updated pci cap t.
- When you no longer need a pci\_cap\_t obtained from a successful pci\_device\_read\_cap() call, you can release it by calling free().

# Capability ID 0x10 (PCI Express)

The PCIe capability module provides access to the extended configuration space from 256–4095 bytes using the following APIs, which are defined in **ceic.h>:** 

```
int_t cap_pcie_version( pci_cap_t cap )
    Return the version of PCI Express supported by the device or -1 on any error.
pci_err_t cap_pcie_read_portType( pci_cap_t cap, cap_pcie_portType_t *portType )
    If PCI_ERR_OK is returned, portType contains the PCIe port type for the device.
bool_t cap_pcie_is_slot_implemented(pci_cap_t cap )
    Returns true or false, depending on whether the Root Port supports slots.
int_t cap_pcie_read_slot_num(pci_cap_t cap )
    Returns the assigned slot number if the Root Port supports slots, or -1 on error.
int_t cap_pcie_read_int_msgnum(pci_cap_t cap )
    Returns the MSI interrupt number used for PCIe status register changes.
The PCIe extended capability functions (analogous to their PCI library counterparts) include:
pci_err_t cap_pcie_read_xtnd_capid(pci_cap_t cap, pcie_capid_t *capid, uint_t idx)
    Analogous to pci_device_read_capid().
int_t cap_pcie_find_xtnd_capid(pci_cap_t cap, pcie_capid_t capid_t
```

```
int_t cap_pcie_find_xtnd_capid(pci_cap_t cap, pcie_capid_t capid
)
```

Analogous to pci\_device\_find\_capid().

```
int_t cap_pcie_read_xtnd_capid_version(pcie_cap_t xtnd_cap,
pcie_capid_t capid )
```

Returns the extended capability version, or -1 on error.

```
pci_err_t cap_pcie_read_xtnd_cap(pci_cap_t cap, pcie_cap_t
*xtnd_cap, uint_t idx )
```

Analogous to pci\_device\_read\_cap().

The following APIs access the PCIe device capability, control, and status registers at offsets 0x4/0x24, 0x8/0x28 and 0xA/0x2A, respectively. For all successful writes, the parameter that contains the value to be written is updated with the current register contents after the write is completed:

```
pci_err_t cap_pcie_read_dev_cap_reg( pci_cap_t cap, cap_pcie_cap_reg_t *dev_cap_reg )
pci_err_t cap_pcie_read_dev_cap_reg2( pci_cap_t cap, cap_pcie_cap_reg_t *dev_cap_reg )
pci_err_t cap_pcie_read_dev_ctrl_reg( pci_cap_t cap, cap_pcie_ctrl_reg_t *dev_ctrl_reg )
pci_err_t cap_pcie_read_dev_ctrl_reg2( pci_cap_t cap, cap_pcie_ctrl_reg_t *dev_ctrl_reg )
pci_err_t cap_pcie_read_dev_stat_reg( pci_cap_t cap, cap_pcie_stat_reg_t *dev_stat_reg )
pci_err_t cap_pcie_read_dev_stat_reg2( pci_cap_t cap, cap_pcie_stat_reg_t *dev_stat_reg )
```

The following APIs access the PCIe link capabilities, control, and status registers at offsets 0xC/0x2C, 0x10/0x30 and 0x12/0x32, respectively. For all successful writes, the parameter that contains the value to be written is updated with the current register contents after the write is completed:

The following APIs access the PCIe slot capabilities, control, and status registers at offsets 0x14/0x34, 0x18/0x38 and 0x1A/0x3A, respectively. For all successful writes, the parameter that contains the value to be written is updated with the current register contents after the write is completed:

The following APIs access the PCIe root capabilities, control, and status registers at offsets 0x1C, 0x1E and 0x20 respectively. For all successful writes, the parameter that contains the value to be written is updated with the current register contents after the write is completed:

```
pci_err_t cap_pcie_read_root_cap_reg( pci_cap_t cap, cap_pcie_root_cap_reg_t *root_cap_reg )
pci_err_t cap_pcie_read_root_ctrl_reg( pci_cap_t cap, cap_pcie_root_ctrl_reg_t *root_ctrl_reg )
pci_err_t cap_pcie_read_root_stat_reg( pci_cap_t cap, cap_pcie_root_stat_reg_t *root_stat_reg )
pci_err_t cap_pcie_write_root_ctrl_reg( pci_devhdl_t hdl, pci_cap_t cap,
```

# Capability ID 0x5 (MSI)

The MSI capability module enables the use of Message Signalled Interrupts. Use the APIs listed below to configure the MSI capability before enabling them. Specifically, you should check the number of device-supported interrupts and then select the number that you intend to support in the driver. The number of driver supported interrupts must be less than or equal to the number of device-supported interrupts.

You must enable the MSI capability (see <code>pci\_device\_cfg\_cap\_enable()</code>) before you call <code>pci\_device\_read\_irq()</code>. When the capability is enabled, bit 2 (Bus Master) of the Command Register is also set. This bit <code>isn't automatically cleared</code> when the capability is disabled.

The MSI and MSI-X capabilities are mutually exclusive. If you want to switch to using MSI on a device that has MSI-X enabled, you must first disable the MSI-X capability (see *pci\_device\_cfg\_cap\_disable()*). Failure to do this will result in an error of PCI\_ERR\_MSIX\_ENABLED.

The MSI capability supports the following APIs, as defined in <pci/cap\_msi.h>.

The following APIs allow software to obtain the number of device-supported interrupt sources and to specify the number to actually use :

```
uint_t cap_msi_get_nirq(pci_cap_t cap)
uint_t cap_msi_get_nirq_isr(pci_cap_t cap)
```

Returns the number of interrupts supported by the device, or 0 on any error. You can call the \* isr-suffixed version from an ISR.

```
pci_err_t cap_msi_set_nirq(pci_devhdl_t hdl, pci_cap_t cap, uint_t
nirq)
```

Lets you set the number of interrupts to use. The value must be a power of 2 (up to a maximum of 32) and must be less than or equal to the number of device-supported interrupts.

The following APIs retrieve the interrupt pending/mask values, respectively, if Per Vector Masking (PVM) is supported. The \*\_isr versions are safe to call from an ISR. If PVM isn't supported, these functions return PCI\_ERR\_ENOTSUP:

- pci\_err\_t cap\_msi\_get\_irq\_pend(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap\_msi\_pend\_t \*pend)
- pci\_err\_t cap\_msi\_get\_irq\_pend\_isr(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap\_msi\_pend\_t \*pend)
- pci\_err\_t cap\_msi\_get\_irq\_mask(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap msi mask t \*mask)
- pci\_err\_t cap\_msi\_get\_irq\_mask\_isr(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap msi mask t \*mask)

If Per Vector Masking (PVM) is supported, the following APIs let you set or clear the interrupt mask, using a mask value or interrupt entry. The \*\_isr versions are safe to call from an ISR. If PVM isn't supported, these functions return PCI\_ERR\_ENOTSUP:

 pci\_err\_t cap\_msi\_mask\_irq(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap msi mask t mask val)

- pci\_err\_t cap\_msi\_mask\_irq\_isr(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap msi mask t mask val)
- pci\_err\_t cap\_msi\_unmask\_irq(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap\_msi\_mask\_t unmask\_val)
- pci\_err\_t cap\_msi\_unmask\_irq\_isr(pci\_devhdl\_t hdl, pci\_cap\_t cap, cap msi mask t unmask val)
- pci\_err\_t cap\_msi\_mask\_irq\_entry(pci\_devhdl\_t hdl, pci\_cap\_t cap, uint t irq entry)
- pci\_err\_t cap\_msi\_mask\_irq\_entry\_isr(pci\_devhdl\_t hdl, pci\_cap\_t cap, uint t irq entry)
- pci\_err\_t cap\_msi\_unmask\_irq\_entry(pci\_devhdl\_t hdl, pci\_cap\_t cap, uint\_t irq\_entry)
- pci\_err\_t cap\_msi\_unmask\_irq\_entry\_isr(pci\_devhdl\_t hdl, pci\_cap\_t cap, uint t irq entry)

The cap\_msi\_mask\_irq\_entry() and cap\_msi\_unmask\_irq\_entry() APIs let driver software mask and unmask each of the supported device interrupt sources. These APIs operate only for devices that support the optional Per Vector Masking facility of MSI. They otherwise return PCI\_ERR\_ENOTSUP.

There's no direct relationship between a device's interrupt entry or the assigned MSI vector and the assigned IRQs returned from <code>pci\_device\_read\_irq()</code>. <code>InterruptMask()</code> and <code>InterruptUnmask()</code> mask and unmask an IRQ, but <code>cap\_msi\_mask\_irq\_entry()</code> and <code>cap\_msi\_unmask\_irq\_entry()</code> (if supported) mask and unmask the interrupt sources associated with the MSI interrupt entry. You can obtain the number of interrupt sources from <code>cap\_msi\_get\_nirq()</code>.

When you call *pci\_device\_read\_irq()* to retrieve the list of allocated IRQs, the list itself is ordered to correspond with each of the *n* entries (starting from 0).

For example, suppose that a device supports 32 MSI interrupts, as identified by  $cap\_msi\_get\_nirq()$ . Then suppose that only 8 interrupts were allocated, as identified by  $pci\_device\_read\_irq()$ . This could be because of system limitations or configuration, or because the driver asked to use only this many in a call to  $cap\_msi\_set\_nirq()$ . In this case, the 8 IRQs (0 through 7) returned correspond to MSI entries 0 through 7. If the number of requested and allocated IRQs is the same as the number of supported IRQs, this 1:1 relationship is exactly as you'd expect.

The <code>cap\_msi\_set\_nirq()</code> returns PCI\_ERR\_EINVAL if you request more interrupts than are supported. Note that this function merely requests that <code>nirq</code> interrupts be used; it isn't until you call <code>pci\_device\_cfg\_cap\_enable()</code> that an attempt to allocate the number of requested IRQs is made. Depending on the <code>reqType</code> and the availability of IRQs, <code>pci\_device\_cfg\_cap\_enable()</code> either succeeds or fails.

When you're enabling the MSI capability with *pci\_device\_cfg\_cap\_enable()*, the *reqType* argument has the following meanings for the specific capability APIs. Any capability module APIs not listed here aren't affected by the *reqType*.

#### cap\_msi\_set\_nirq()

• pci\_reqType\_e\_MANDATORY — the requested number of IRQs must be allocated to the device, or the capability won't be enabled, and pci\_device\_cfg\_cap\_enable() fails with PCI\_ERR\_CAP\_NIRQ.

- pci\_reqType\_e\_ADVISORY an attempt to satisfy the requested number of IRQs will be made, but a lower number may be assigned. The pci\_device\_cfg\_cap\_enable() call doesn't fail.
- pci\_reqType\_e\_UNSPECIFIED behaves the same as pci\_reqType\_e\_ADVISORY.

Errors that may be returned by pci\_device\_cfg\_cap\_enable() from the MSI capability module include:

• PCI\_ERR\_MSIX\_ENABLED — an attempt was made to enable MSI when MSI-X is already enabled.

#### A note about the ISR safe functions

In certain circumstances, a device being managed by driver software may become temporarily unavailable. This may be due to a bus segment reconfiguration or reset or a hot plug removal. Normally these events are conveyed to the driver prior to their occurrence, but it's possible that previously initiated transactions may result in a interrupt that results in the execution of the ISR functions. In this circumstance, the <code>\_isr</code>-suffixed calls return PCI\_ERR\_DEV\_NOT\_AVAIL, indicating the temporary unavailability of the device. The ISR must detect this specific error (in addition to any others) and handle it accordingly. Access to the device's registers isn't possible in this condition.

# Capability ID 0x11 (MSI-X)

The MSI-X capability module enables the use of Extended Message Signalled Interrupts. You should configure the MSI-X capability with the APIs listed below before enabling it. Specifically, you should check the number of device-supported interrupts, and then select the number that you intend to support in the driver. The number of driver-supported interrupts must be less than or equal to the number of device-supported interrupts.

You must enable the MSI-X capability (see <code>pci\_device\_cfg\_cap\_enable()</code>) before you call <code>pci\_device\_read\_irq()</code>. When the capability is enabled, bit 2 (Bus Master) of the Command Register is also set. This bit <code>isn't automatically cleared</code> when the capability is disabled.

The MSI and MSI-X capabilities are mutually exclusive. If you want to switch to using MSI-X on a device that has MSI enabled, you must first disable the MSI capability (see <a href="mailto:pci\_device\_cfg\_cap\_disable(">pci\_device\_cfg\_cap\_disable(\*)</a>). Failure to do this results in an error of PCI\_ERR\_MSI\_ENABLED.

The MSI-X capability supports the following APIs as defined in <pci/cap\_msix.h>.

The following APIs allow software to obtain the number of device-supported interrupt sources and to specify the number to actually use. With MSI-X, the ability to set the disposition of an interrupt source is also possible. Disposition changes take effect when the capability is enabled, and are discussed in more detail below.

```
uint_t cap_msix_get_nirq(pci_cap_t cap)
uint_t cap_msix_get_nirq_isr(pci_cap_t cap)
```

Returns the number of interrupts supported by the device, or 0 on any error. You can call the <code>isr-suffixed</code> version from an ISR.

```
pci_err_t cap_msix_set_nirq(pci_devhdl_t hdl, pci_cap_t cap, uint_t
nirq)
```

```
pci_err_t cap_msix_set_irq_entry(pci_devhdl_t hdl, pci_cap_t cap,
uint_t irq_entry, int_t disposition)
```

The  $cap\_msix\_set\_nirq()$  function doesn't have the same utility as it does for MSI. Instead, you should use  $cap\_msix\_set\_irq\_entry()$  to modify the number of independent IRQs that the device will use. See the "Interrupt disposition" discussion below.

The following API obtains a read-only pointer to the Pending Bits Array (PBA):

```
cap_msix_pba_t *cap_msix_get_pba_ptr( pci_devhdl_t hdl, pci_cap_t cap )
```

The following APIs let you set or clear interrupt masks for each device interrupt source. ISR-safe versions of these functions are provided; they function identically but are suffixed with \_isr:

```
pci_err_t cap_msix_mask_irq_entry( pci_devhdl_t hdl, pci_cap_t cap, uint_t irq_entry)
pci_err_t cap_msix_mask_irq_entry_isr( pci_devhdl_t hdl, pci_cap_t cap, uint_t irq_entry)
pci_err_t cap_msix_unmask_irq_entry ( pci_devhdl_t hdl, pci_cap_t cap, uint_t irq_entry)
pci_err_t cap_msix_unmask_irq_entry_isr( pci_devhdl_t hdl, pci_cap_t cap, uint_t irq_entry)
```

In addition, you can mask or unmask all interrupts using the MSI-X defined "function mask" control. These functions don't affect individual entry masks, but rather set or clear the function mask bit 14 of the message control register. They return PCI\_ERR\_EALREADY if the requested state is already set,

so that you have an indication of the previous state. Any value other than PCI\_ERR\_OK indicates that the operation couldn't be performed. The ISR-safe versions of these functions are suffixed with isr:

```
pci_err_t cap_msix_mask_irq_all( pci_devhdl_t hdl, pci_cap_t cap)
pci_err_t cap_msix_mask_irq_all_isr( pci_devhdl_t hdl, pci_cap_t cap)
pci_err_t cap_msix_unmask_irq_all( pci_devhdl_t hdl, pci_cap_t cap)
pci_err_t cap_msix_unmask_irq_all isr( pci_devhdl_t hdl, pci_cap_t cap)
```

The cap\_msix\_mask\_irq\_entry() and cap\_msix\_unmask\_irq\_entry() APIs allow driver software to mask and unmask each of the supported device interrupt sources. There's no direct relationship between a device's interrupt entry or the assigned MSI-X vector and the assigned IRQs returned from pci\_device\_read\_irq(). InterruptMask() and InterruptUnmask() mask and unmask an IRQ, but cap\_msix\_mask\_irq\_entry() and cap\_msix\_unmask\_irq\_entry() (if supported) mask and unmask the interrupt sources associated with the MSI-X interrupt entry. Some or all of these entries may be configured to share the same IRQ. You can obtain the number of interrupt sources from cap\_msix\_get\_nirq().

#### Interrupt disposition

The *cap\_msix\_set\_irq\_entry()* function allows driver software to control which MSI-X entries are unused and which are shared. By default there's no sharing. You can use this feature to:

- allow driver software to arbitrarily group device interrupt sources onto the same IRQ and hence
  handle multiple interrupt causes with a single Interrupt Service Routine (ISR). You could also use
  the same ISR when calling InterruptAttach(), but this mechanism allows sharing at the device
  level.
- disable unneeded or undesired device interrupt sources
- handle interrupt vector aliasing when the number of available MSI-X vectors is less than the number of device-supported vectors

By default, and unless unmodified by calling <code>cap\_msix\_set\_irq\_entry()</code>, each device interrupt source is assigned a unique MSI-X vector—notwithstanding the availability of MSI-X vectors when the capability is enabled—and hence a unique IRQ. Although a unique IRQ is assigned, this doesn't necessarily mean the IRQ isn't shared from a system perspective. This depends on the interrupt controller, and hence is platform-dependent.

This configuration is established when you initially read the capability with *pci\_device\_read\_cap()*. If software modifies the disposition of one or more interrupt sources and then enables the capability, the disposition of each source will be as configured. If you subsequently disable the capability and then reenable it, the disposition is maintained. If you want to reset the disposition, you can either:

- set the disposition of each entry to itself or:
- disable the capability, free() the pci\_cap\_t, and then reread the capability. See
   pci device read cap().

You can set the disposition of an interrupt source by specifying the *irq\_entry* to be operated on, along with a *disposition* parameter:

• If the disposition is -1, the interrupt source *irq\_entry* is marked as unused and doesn't have a vector assigned when you call *pci\_device\_cfg\_cap\_enable()*.

- If *disposition* is greater than or equal to 0, but isn't equal to *irq\_entry*, then *irq\_entry* shares the same assigned MSI-X vector, and hence IRQ, as the entry identified by *disposition*.
- If disposition equals irq\_entry, the interrupt source has its own MSI-X vector and IRQ assigned, and doesn't share with any other source.

Interrupt entries marked as unused (-1) are masked and can't be unmasked. Otherwise the mask state of the entry isn't altered, but the entry will have been masked when the capability was disabled in order to make disposition changes.

When you're setting the disposition of interrupt sources to shared, the *disposition* argument must always be less than or equal to *irq\_entry*. That is, if you wish interrupt sources 2 and 4 to share the same MSI-X vector and hence IRQ, the calls to establish this should be as follows (error handling omitted):

```
cap_msix_set_irq_entry(hdl, msix_cap, 2, 2);
cap_msix_set_irq_entry(hdl, msix_cap, 4, 2);
```

Attempts to do the reverse are rejected.

When you call <code>pci\_device\_read\_irq()</code> to retrieve the list of assigned IRQs, the list is ordered to correspond with each of the <code>n</code> entries (starting from 0) that aren't marked as unused. For example, suppose that a device supports 256 MSI-X interrupts as identified by <code>cap\_msix\_get\_nirq()</code>. Then suppose that only 64 interrupts were allocated, as identified by <code>pci\_device\_read\_irq()</code>. This could be because of system limitations or configuration, or because the driver chose to use only this many by setting the disposition of various sources to shared. In this case, each of the 64 IRQs returned (0 through 63) correspond to MSI-X entries 0 through 63. If the number of requested and allocated IRQs is the same as the number of supported IRQs, this 1:1 relationship is exactly as you'd expect.

If, prior to calling *pci\_device\_cfg\_cap\_enable()*, the driver called *cap\_msix\_set\_irq\_entry()* to mark entries 0, 5, 6 as unused, entries 13 and 14 as shared, and 22 and 23 as shared, then the following IRQ to entry assignments will exist after a successful call to *pci\_device\_cfg\_cap\_enable()*:

```
unused --> entry 0
irq[0] --> IRQ for entry 1
irq[1..3] --> IRQ for entries 2, 3, 4 respectively
unused --> entries 5 and 6
irq[4..9] --> IRQ for entries 7, 8, 9, 10, 11, 12 respectively
irq[10] --> IRQ for entries 13/14 (shared)
irq[11..17] --> IRQ for entries 15, 16, 17, 18, 19, 20, 21 respectively
irq[18] --> IRQ for entries 22/23 (shared)
irq[19..63] --> IRQ for entries 24 through 68 respectively
```

The *cap\_msix\_get\_pba\_ptr()* function returns a read-only pointer to the Pending Bits Array. The PBA allows driver software to query any pending interrupts. If an error occurred, the function returns NULL. The PBA is organized with bit 0 corresponding to interrupt source/entry 0, and bit *n* corresponding to the number of supported MSI-X interrupts the device supports minus 1.

When you disable the MSI-X capability, all interrupt sources are automatically masked. You must disable the capability before making any changes to the interrupt disposition.

When you enable the MSI-X capability with *pci\_device\_cfg\_cap\_enable()*, the *reqType* parameter has the following meanings for the specific capability APIs. Any capability module APIs not listed here aren't affected by the *reqType*.

#### cap\_msix\_set\_irq\_entry()

- pci\_reqType\_e\_MANDATORY a unique MSI-X vector and hence IRQ must be allocated
  for each of the interrupt sources not marked as unused, or the capability won't be enabled,
  and pci\_device\_cfg\_cap\_enable() fails with PCI\_ERR\_CAP\_NIRQ.
- pci\_reqType\_e\_ADVISORY an attempt to satisfy the required number of IRQs will be
  made, however a lower number may be assigned down to the minimum required. The
  pci\_device\_cfg\_cap\_enable() call may fail with PCI\_ERR\_IRQ\_NOT\_AVAIL if this
  condition can't be met.
- pci\_reqType\_e\_UNSPECIFIED behaves the same as pci\_reqType\_e\_ADVISORY.

Errors that may be returned by pci\_device\_cfg\_cap\_enable() from the MSI-X capability module include:

• PCI\_ERR\_MSI\_ENABLED — an attempt was made to enable MSI-X when MSI is already enabled.

#### A note about the ISR-safe functions

In certain circumstances, a device being managed by driver software may become temporarily unavailable. This may be due to a bus segment reconfiguration or reset, or a hot plug removal. Normally these events are conveyed to the driver prior to their occurrence, but it is possible that previously initiated transactions may result in a interrupt that results in the execution of the ISR functions. In this circumstance, the <code>\_isr</code>-suffixed calls return PCI\_ERR\_DEV\_NOT\_AVAIL, indicating the temporary unavailability of the device. The ISR must detect this specific error (in addition to any others) and handle it accordingly. Access to the device's registers isn't possible in this condition.

# Appendix B Example

This example (partly in pseudocode) looks for all the devices with a given vendor ID, and then gets the ID for each device. If the driver handles the current device, it gets the associated capabilities and loads them if they're of interest, reads the address space information and IRQs, and sets up the mappings.

You could call *pci\_device\_find()* with the specific VID, DID, and CCODE that your driver supports. If it supports a family of devices, loop calling *pci\_device\_find()* with each supported DID.

```
uint t idx = 0;
while ((bdf = pci device find(idx, PCI VID xxx, PCI DID ANY, PCI CCODE STORAGE ATA ANY)) != PCI BDF NONE)
    pci did t did;
   pci err t r = pci device read did(bdf, &did);
   if (r == PCI ERR OK)
        /* does this driver handle this device ? */
        if (driver handles this DID)
            pci devhdl t hdl = pci device attach(bdf, pci attachFlags EXCLUSIVE OWNER, &r);
            if (hdl != NULL)
                pci ba t ba[7]; // the maximum number of entries that can be returned
                int t nba = NELEMENTS(ba);
                pci irq t irq[10];
                                    // the maximum number of expected entries based on capabilities
                int t nirq = NELEMENTS(irq);
                /* optionally determine capabilities of device */
                uint t capid idx = 0;
                pci capid t capid;
                ^{\prime\star} instead of looping could use pci device find capid() to select which capabilities to use ^{\star\prime}
                while ((r = pci device read capid(bdf, &capid, capid idx)) == PCI ERR OK)
                    if (capid is supported by driver and is to be used)
                    {
                        pci cap t cap = NULL;
                        r = pci device read cap(bdf, &cap, capid idx);
                        if (r == PCI ERR OK)
                            /st use capability specific APIs to set any capability specific options st/
                            /* enable the capability */
                            r = pci device cfg cap enable(hdl, pci reqType e MANDATORY, cap);
                        }
                    /* get next capability ID */
```

```
++capid_idx;
            }
            /* read the address space information */
            r = pci_device_read_ba(hdl, &nba, ba, pci_reqType_e_UNSPECIFIED);
            if ((r == PCI ERR OK) \&\& (nba > 0))
                uint t i;
                for (i=0; i<nba; i++)
                    /* mmap() the address space(s) */
            }
            /* read the irq information */
            r = pci device read irq(hdl, &nirq, irq);
            if ((r == PCI ERR OK) && (nirq > 0))
                uint t i;
                for (i=0; i<nirq; i++)
                   int t iid = InterruptAttach(irq[i], my isr, NULL, 0, 0);
            }
            /*
             ^{\star} do other driver specific processing. For example, if the device does DMA then translate your
             * allocated memory buffers into addresses suitable for access from PCI address space
            */
            pci_ba_t buf =
                .addr = <physical address of memory buffer(s)>, .size = <size of buffer>,
                .type = pci asType e MEM, .attr = pci asAttr e INBOUND | pci asAttr e CONTIG,
            };
            pci ba t xlate;
            r = pci_device_map_as(hdl, &buf, &xlate);
            if (r == PCI ERR OK)
                /* use xlate.addr to program DMA transfers */
        else slog("Couldn't attach to device B%u:D%u:F%u", PCI BUS(bdf), PCI DEV(bdf), PCI FUNC(bdf));
    else slog("device ID 0x%x not supported", did);
else slog("Couldn't read device ID for B%u:D%u:F%u", PCI BUS(bdf), PCI DEV(bdf), PCI FUNC(bdf));
/* get next device instance */
++idx;
```

# Index

| /dev/pci <i>12</i>                                                                                                                                                                                                                                                                                           | D                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A                                                                                                                                                                                                                                                                                                            | debugging module 11 devices                                                                                                                                                                                                                                                                                                                                                                    |
| addresses, translating <i>53</i><br>Alternate Routing ID Interpretation (ARI) <i>27</i>                                                                                                                                                                                                                      | attaching <i>32</i> base addresses <i>59</i> BDF for <i>26</i>                                                                                                                                                                                                                                                                                                                                 |
| В                                                                                                                                                                                                                                                                                                            | capabilities supported 50, 65 detaching 45                                                                                                                                                                                                                                                                                                                                                     |
| Base Address Register (BAR) 59 base addresses 59 BDF (Bus/Device/Function) 17, 26–27 blacklisting 12 bridges getting for a chassis 28 getting for a slot 28 bus configuration module 11, 18 bus/link topology, viewing 9  C  cap_msi_*() 83 cap_msix_*() 86                                                  | determining if multifunction 52 errata 22 finding 47 getting chassis for 44 getting for a chassis 30 getting for a slot 30 getting slot for 44 IRQs 67 resetting 70 viewing 9 writing commands and status 76 drivers, debugging 10                                                                                                                                                             |
| ,                                                                                                                                                                                                                                                                                                            | E                                                                                                                                                                                                                                                                                                                                                                                              |
| enabling and disabling 35, 38  IDs 20  modules 11, 20–21, 79  adding 20  ID 0x10 (PCI Express) 80  ID 0x11 (MSI-X) 86  ID 0x5 (MSI) 83  loading 62  supported by a device 50, 65  unloading not supported 21  chassis  getting bridge for 28  getting device for 30  getting for a device 44  class codes 47 | environment variables  PCI_BASE_VERBOSITY 11  PCI_CAP_MODULE_DIR 10-11, 20-22  PCI_DEBUG_MODULE 10-11  PCI_HW_CONFIG_FILE 11, 14, 19  PCI_HW_MODULE 11  PCI_MODULE_BLACKLIST 12  PCI_SERVER_BUSCFG_MODULE 11, 18  PCI_SERVER_NODE_NAME 12  PCI_SLOG_MODULE 11  PCI_STRINGS_FILE 13, 23  errata, devices 22  error codes, descriptions 78  example 91  expansion ROM, enabling and disabling 74 |
| configuration files 10–11, 14, 19                                                                                                                                                                                                                                                                            | н                                                                                                                                                                                                                                                                                                                                                                                              |
| configuration space registers reading 40, 56 writing 42                                                                                                                                                                                                                                                      | handle $17$ hardware-dependent module $11,\ 19$ hotplugging $18$                                                                                                                                                                                                                                                                                                                               |

| I                                     | PCI_CCODE_ANY 47                      |
|---------------------------------------|---------------------------------------|
| IDOs for a davisa 67                  | PCI_CCODE_CLASS() 48                  |
| IRQs for a device <i>67</i>           | PCI_CCODE_REG_IF() 48                 |
| V                                     | PCI_CCODE_SUBCLASS() 48               |
| K                                     | pci_ccode_t 47                        |
| known devices list 18                 | PCI_CCODE() 48                        |
|                                       | pci_chassis_slot_bridge() 28          |
| L                                     | pci_chassis_slot_device() 30          |
| 1.1                                   | PCI_CHASSIS() 28, 30                  |
| libpci 9                              | pci_cs_t <i>28,30</i>                 |
| logging module 11                     | PCI_CS() 28, 30                       |
| NA                                    | PCI_DEBUG_MODULE 10-11                |
| M                                     | PCI_DEV() 27                          |
| modules                               | pci_devhdl_t 17                       |
| bus configuration 11, 18              | pci_device_attach() 17, 32            |
| capability 11, 20-21, 79-80, 83, 86   | pci_device_cfg_cap_disable() 21, 35   |
| debugging 11                          | pci_device_cfg_cap_enable() 21, 35    |
| hardware-dependent 11, 19             | pci_device_cfg_cap_isenabled() 21, 38 |
| loading 16, 62                        | pci_device_cfg_rd*() 40               |
| logging 11                            | pci_device_cfg_wr*() 42               |
| server 18                             | pci_device_chassis_slot() 44          |
| strings 23                            | pci_device_detach() 45                |
| MSI 83                                | pci_device_find_capid() 21, 50        |
| MSI-X 86                              | pci_device_find() 17-18, 47           |
| multifunction devices, determining 52 | pci_device_is_multi_func() 52         |
|                                       | pci_device_map_as() 53                |
| 0                                     | pci_device_read_ba() 59               |
| aut of anna habanian 22               | pci_device_read_cap() 21-22, 62       |
| out-of-spec behavior 22               | pci_device_read_capid() 21, 65        |
| D                                     | pci_device_read_ccode() 56            |
| P                                     | pci_device_read_clsize() 56           |
| PCI Express (PCIe) 20, 22, 80         | pci_device_read_cmd() 56              |
| pci_asAttr_e_* 54                     | pci_device_read_did() 56              |
| pci_asAttr_e_INBOUND <i>54</i>        | pci_device_read_hdrType() 56          |
| pci_asAttr_e_OUTBOUND <i>54</i>       | pci_device_read_irq() 67              |
| pci_asType_e_* 54                     | pci_device_read_latency() 56          |
| pci_attachFlags_* 32                  | pci_device_read_revid() 56            |
| pci_ba_t 53                           | pci_device_read_ssid() 56             |
| PCI_BASE_VERBOSITY 11                 | pci_device_read_ssvid() 56            |
| PCI_BDF_ARI() 27                      | pci_device_read_status() 56           |
| PCI_BDF_NONE 27                       | pci_device_read_vid() 56              |
| pci_bdf_t 17, 27                      | pci_device_reset() 70                 |
| pci_bdf() 26                          | pci_device_rom_disable() 74           |
| PCI_BDF() 17, 27                      | pci_device_rom_enable() 74            |
| PCI_BUS() 27                          | pci_device_write_cmd() 76             |
| PCI_CAP_MODULE_DIR 10-11, 20-22       | pci_device_write_status() 76          |
| pci cap-* 20                          | PCI_DID_ANY 47                        |

| PCI_ERR_ATTACH_EXCLUSIVE 33                | pci-server <i>(continued)</i>        |
|--------------------------------------------|--------------------------------------|
| PCI_ERR_ATTACH_LIMIT 34                    | node name 12                         |
| PCI_ERR_ATTACH_OWNED 33                    | pci-tool 9                           |
| PCI_ERR_ATTACH_SHARED 33                   | pcidatabase.com-tab_delimited.txt 23 |
| PCI_ERR_EINVAL 33                          | pcie xcap-* <i>20</i>                |
| PCI_ERR_ENODEV 33                          | Pending Bits Array (PBA) <i>86</i>   |
| PCI_ERR_ENOMEM 34                          | Per Vector Masking (PVM) 83          |
| PCI_ERR_LOCK_FAILURE 34                    |                                      |
| PCI_FUNC() 27                              | R                                    |
| PCI_HW_CONFIG_FILE 11, 14, 19              |                                      |
| PCI_HW_MODULE 11                           | resource database entries, viewing 9 |
| pci_hw-* 11                                | rsrcdb_query 9                       |
| pci_hw-template.cfg 14                     | •                                    |
| PCI_IS_ARI() 27                            | S                                    |
| PCI_MODULE_BLACKLIST 12                    | server 18                            |
| pci_reqType_e_* 35, 59                     | modules 18                           |
| pci_resetType_e_BUS 71                     | node name 12                         |
| pci_resetType_e_FUNCTION 71                | SERVER_NODE_NAME 12                  |
| PCI_SERVER_BUSCFG_MODULE 11, 18            | slot                                 |
| PCI_SERVER_BUSCFG_MODULE_DEFAULT 12        | getting bridge for 28                |
| PCI_SERVER_NODE_NAME 12                    | getting device for 30                |
| <pre>pci_server-buscfg_generic.so 18</pre> | getting for a device 44              |
| pci_server-template.cfg 14                 | strings module 23                    |
| PCI_SLOG_MODULE 11                         |                                      |
| PCI_SLOT() 28, 30, 44                      | T                                    |
| pci_strerror() 78                          |                                      |
| PCI_STRINGS_FILE 13, 23                    | technical support 8                  |
| pci_verbosity 11                           | typographical conventions 6          |
| PCI_VID_ANY 47                             | W                                    |
| pci-server 9, 18                           | V                                    |
| modules 18                                 | verbosity 11                         |
|                                            |                                      |