# Analysis and Design of Phase-Locked Loops

Prof. Shen-luan Liu

Depart. of Electrical Engineering

National Taiwan University

Taipei, Taiwan 10617, R.O.C.

Tel.: (02)23635251 ext. 239

Fax: (02)23671909

Email: Isi@cc.ee.ntu.edu.tw



## Block diagram of a phase-locked loop





# Linear model of a phase-locked loop



# Loop Filter (2nd Order)

$$\frac{V}{I} = F(s) = (R_2 + \frac{1}{sC_2}) \parallel \frac{1}{sC_1} = \frac{sC_2R_2 + 1}{s(sC_1C_2R_2 + C_1 + C_2)}$$



$$F(s) = \frac{1}{C_1 + C_2} \frac{sT_2 + 1}{s(sT_1 + 1)}$$

where 
$$T_1 = R_2 \frac{C_1 C_2}{C_1 + C_2}$$
,  $T_2 = R_2 C_2$ 

$$\omega_Z = T_2^{-1}, \omega_p = T_1^{-1} = \omega_Z (1 + \frac{C_2}{C_1})$$

#### Opened-Loop Response



Opened – loop gain 
$$G(s) = \frac{K_d K_o F(s)}{sN}$$



## Opened-Loop Response

$$Gain: -G(s)|_{s=j\omega} = \frac{-K_d K_o (1+j\omega T_2)}{\omega^2 C_1 N (1+j\omega T_1)} \cdot \frac{T_1}{T_2}$$

Phase:  $\phi(\omega) = \tan^{-1}(\omega T_2) - \tan^{-1}(\omega T_1) + 180^{\circ}$ 

$$Let \frac{d\phi(\omega)}{d\omega} = o at \omega = \omega_C$$

$$\omega_C = \frac{1}{\sqrt{T_1 T_2}}$$

Maximum Phase Margin

$$\phi_P = \tan^{-1}(\omega_C T_2) - \tan^{-1}(\omega_C T_1)$$

# Opened-Loop Response

$$\omega = \omega_C \rightarrow |G(j\omega_C)| = 1 \rightarrow C_1 = \frac{K_d K_o T_1}{\omega_C^2 N T_2} \cdot \left\| \frac{1 + j\omega_C T_2}{1 + j\omega_C T_1} \right\|$$

$$T_1 = \frac{\sec \phi_P - \tan \phi_P}{\omega_C}$$
 and  $T_2 = \frac{1}{\omega_C^2 T_1}$ 

Hence, if  $\omega c$  and  $\phi p$  are specified,

$$C_1 = \frac{T_1}{T_2} \cdot \frac{K_d K_o}{\omega_C^2 N} \cdot \sqrt{\frac{1 + (\omega_C T_2)^2}{1 + (\omega_C T_1)^2}}$$

$$C_2 = C_1 \cdot (\frac{T_2}{T_1} - 1)$$

$$R_2 = \frac{T_2}{C_2}$$

#### Closed-Loop Response

Opened – loop gain 
$$G(s) = \frac{K_d K_o F(s)}{sN}$$

Closed – loop gain 
$$H(s) = \frac{NG(s)}{1 + G(s)}$$
 Third-order system

$$G(s) = \frac{K_d K_o F(s)}{sN}$$

$$G(s) = \frac{K_d K_o F(s)}{sN} \qquad \text{where} \quad F(s) = \frac{K_F(s + \omega_z)}{s(\frac{s}{\omega_p} + 1)} \qquad K_F = \frac{R_2 C_2}{C_1 + C_2}$$

$$K_F = \frac{R_2 C_2}{C_1 + C_2}$$

$$\Rightarrow G(s) = \frac{K(s + \omega_z)}{s^2(\frac{s}{\omega_p} + 1)} \quad \text{where} \quad K = \frac{K_d K_o K_F}{N}$$

where 
$$K = \frac{K_d K_o K_F}{N}$$

## Closed-Loop Response

$$||f| ||G(s)||_{s=j\omega_c} = 1$$

If 
$$G(s)|_{s=j\omega_c} = 1$$
  $: \omega_c^2 = \omega_p \omega_z \implies K = \omega_c$ 

$$H(s) = \frac{NG(s)}{1 + G(s)} = \frac{NK(s + \omega_z)}{s^2(\frac{s}{\omega_p} + 1) + Ks + K\omega_z}$$

| $\gamma$ | PM             |
|----------|----------------|
| 1        | $ {0}^{\circ}$ |
| 2        | 36.9°          |
| 3        | 53.1°          |
| 4<br>5   | 61.9°          |
| 5        | 67.4°          |
| 6        | 71°            |

Let 
$$r \equiv \frac{\omega_c}{\omega_z} = \frac{\omega_p}{\omega_c}$$

#### Closed-Loop Response

$$\Rightarrow H(s) = \frac{N\omega_c^2 r(s + \omega_c/r)}{s^3 + s^2 \omega_c r + s\omega_c^2 r + \omega_c^3} = \frac{N\omega_c^2 r(s + \omega_c/r)}{(s + \omega_c)[s^2 + s\omega_c(r - 1) + \omega_c^2]}$$

$$\frac{H(s)}{N} = \frac{\omega_c}{(s+\omega_c)} \frac{r-1}{r-3} - \frac{\omega_c}{r-3} \frac{(r-1)s+2\omega_c}{[s^2+s\omega_c(r-1)+\omega_c^2]}$$

Let 
$$\omega_{n2} = \omega_c$$
  $\xi_2 = \frac{r-1}{2}$ 

$$\frac{H(s)}{N} = \frac{\omega_{n2}}{\xi_2 - 1} \left[ \frac{\xi_2}{s + \omega_{n2}} - \frac{\xi_2 s + \omega_{n2}}{s^2 + s2\xi_2 \omega_{n2} + \omega_{n2}^2} \right]$$

# Design Strategy

- Open loop considerations
  - •Set C2 >20 C1 for 65° phase margin
  - •Set  $\omega c < \omega ref / 5$
  - •Set phase margin to at least 65° or at maximum

$$\phi_P = 2 \cdot \tan^{-1}(\sqrt{\frac{C_2}{C_1} + 1}) - \frac{\pi}{2}$$

# Design Strategy

- Close loop considerations
  - •Set C2 >20 C1 for 65° phase margin
  - •Set  $\omega$ n <  $\omega$ ref / 10
  - •Set  $\zeta >=1$  and  $\omega p / \omega n > 10$
  - Determine optimal values for PM and ωc

$$\phi_{P} = 2 \cdot \tan^{-1}(\sqrt{\frac{C_{2}}{C_{1}} + 1}) - \frac{\pi}{2}$$

$$\omega_{C} = \frac{1}{R_{2}C_{2}} \cdot \sqrt{\frac{C_{2}}{C_{1}} + 1}$$

Determine optimal value for ICH given R2

$$\frac{I_{CH}}{2\pi} = \frac{N}{K_o} \cdot \frac{C_1}{(R_2 C_2)^2} \cdot (\frac{C_2}{C_1} + 1)^{3/2}$$

# Reference Spur Attenuation

- Current switching noise in the dividers and the charge pump circuit at the reference rate, Fref, may cause unwanted FM sidebands at RF output.
- The spurious sidebands can cause noise in adjacent channels.
   Additional attenuation from the added passive loop filter is required.
- 3rd-order filter

Charge pump R3 
$$VCO$$
  $C1$   $R2$   $C3$   $C2$ 

# Design of the 3rd-order filter

• The added attenuation from the lowpass filter is

Atten = 
$$20 \log[(2\pi Fref \cdot R_3 \cdot C_3)^2 + 1]$$
  
where  $T_3 \equiv R_3 \cdot C_3$ 

• In terms of the attenuation of the reference spurs added by the lowpass pole, one have

$$T_3 = \sqrt{\frac{10^{(Atten/20)} - 1}{(2\pi \cdot Fref)^2}}$$

Recommended value of T3 is

$$5\omega_c < \frac{1}{T_3}$$
 and  $\frac{1}{T_3} < f_{ref}$ 

# Design of the 3rd-order filter

 The new open loop unity gain frequency (loop bandwidth) can be approximated to be

$$\begin{split} T_2 &= \frac{1}{\omega_C^2 \cdot (T_1 + T_3)} \\ \omega_C &= \frac{\tan \phi \cdot (T_1 + T_3)}{[(T_1 + T_3)^2 + T_1 \cdot T_3]} \times [\sqrt{1 + \frac{(T_1 + T_3)^2 + T_1 \cdot T_3}{[\tan \phi \cdot (T_1 + T_3)]^2}} - 1] \\ C_1 &= \frac{T_1}{T_2} \cdot \frac{K_d \cdot K_o}{\omega_C^2 \cdot N} \times [\frac{1 + \omega_C^2 T_2^2}{(1 + \omega_C^2 T_1^2)(1 + \omega_C^2 T_3^2)}]^{1/2} \\ C_2 &= C_1 \cdot (\frac{T_2}{T_1} - 1) \text{ and } R_2 = \frac{T_2}{C_2} \end{split}$$

•The approximation for  $\omega c$  can be used up to 1/5fref.

# Design Example

As a rule of thumb:

$$C_3 \le \frac{C_1}{10} \text{ and } R_3 > 2R_2$$

The value of C3 must include the input capacitance of VCO.

$$K_o = 20MHz/v$$
 $I = 5mA$ 
 $F_{RF} = 900MHz$ 
 $Fref = 200kHz$ 
 $N = \frac{F_{RF}}{F_{ref}} = 4500$ 
 $\omega_p = 2\pi \cdot 20kHz = 1.256e5$ 
 $\phi_P = 45^0$ 
 $Atten = 20dB$ 

# Design Example

$$\begin{split} T_1 &= \frac{\sec\phi_P - \tan\phi_p}{\omega_C} = 3.29e^{-6} \\ T_3 &= \sqrt{\frac{10^{(20/20)} - 1}{(2\pi \cdot 200e^3)^2}} = 2.387e^{-6} \\ \omega_C &= \frac{(3.29e^{-6})}{[(3.29e^{-6} + 2.387e^{-6})^2 + 3.29e^{-6} \cdot 2.387e^{-6}]} \times [\sqrt{1 + \frac{(3.29e^{-6} + 2.387e^{-6})^2 + 3.29e^{-6} \cdot 2.387e^{-6}}{(3.29e^{-6} + 2.387e^{-6})]^2}} - 1] \\ \omega_C &= 7.045e^4 \\ T_2 &= \frac{1}{(7.045e^4)^2 \cdot (3.29e^{-6} + 2.387e^{-6})} = 3.549e^{-5} \\ C_1 &= \frac{3.29e^{-6}}{3.549e^{-5}} \cdot \frac{(5e^{-3}) \cdot (20e^6)}{(7.045e^4)^2 \cdot 4500} \times [\frac{1 + (7.045e^4)^2 \cdot (3.549e^{-5})^2}{(1 + (7.045e^4)^2 \cdot (3.29e^{-6})^2)(1 + (7.045e^4)^2 \cdot (2.387e^{-6})^2)}]^{1/2} \\ C_1 &= 1.085nF \\ C_2 &= 10.6nF \ and \ R_2 = 3.35k\Omega \\ If \ R_3 &= 22k\Omega \ then \ C_3 = 106pF \end{split}$$

# PLL Behavior Simulation by Simulink





#### **Phase Noise**

A typical sinusoidal signal,

$$V_{out}(t) = A(t)\cos(2\pi f_o t + \phi(t))$$

Neglecting amplitude noise,

$$V_{out}(t) = \sqrt{2P}\cos(2\pi f_o t + \phi(t))$$

the instantaneous frquency for Vout(t),

$$f(t) = f_o + \frac{d\phi(t)}{dt} \equiv f_o + \Delta f$$

For  $|\Delta f| \ll f_o$ , the power spectrum  $S_{\Delta f} = f^2 S_{\phi}$ 



#### **Phase Noise**

If  $\phi(t) \ll 1$  radian, based on the narrowband FM approximation,

$$V_{out}(t) = \sqrt{2p} \cos(2\pi f_o t + \phi(t))$$

$$\simeq \sqrt{2P} \cos(2\pi f_o t) - \sqrt{2P} \phi(t) \sin(2\pi f_o t)$$

The approximated RF spectrum is

$$S_{v}(f) \approx \frac{2P}{4} \{ \delta(f - f_{o}) + S_{\phi}(f - f_{o}) + \delta(f + f_{o}) + S_{\phi}(f + f_{o}) \}$$

The Single-Sideband Phase Noise Referenced to Carrier, L(f)

$$L(f) = \frac{\int_{f_o + f - \frac{1}{2}}^{f_o + f + \frac{1}{2}} S_V(f') df}{Carrier\ Power}$$

$$L(f) \approx \frac{1}{2} S_{\phi}(f)$$

#### Noise Response



$$\frac{\theta_o}{\theta_{ref}} = \frac{\theta_o}{\theta_d} = \frac{NG(s)}{1 + G(s)}$$
 Lowpass

$$\frac{\theta_o}{\theta_{lp}} = \frac{NK_o/s}{1 + G(s)}$$
 Bandpass

$$\frac{\theta_o}{\theta_{vco}} = \frac{N}{1 + G(s)}$$
Highpass

#### Noise Response

$$S_{\phi}(f) = S_{ref}(f)N^{2} \left| \frac{G(s)}{1 + G(s)} \right|^{2} + S_{lp}(f)N^{2} \left| \frac{K_{o}/s}{1 + G(s)} \right|^{2} + S_{vco}(f)N^{2} \left| \frac{1}{1 + G(s)} \right|^{2} + S_{d}(f)N^{2} \left| \frac{G(s)}{1 + G(s)} \right|^{2}, s = j2\pi f$$

- The power spectrums are multiplied by divider's ratio, N.
- The crystal reference and counter are the only significant contributors in the bandwidth of the PLL.
- At offset frequency greater than the PLL BW, the VCO's phase noise is dominant.

# Typical VCO Phase Noise



IEEE JSSC-33, pp.179-,Feb. 1998. & IEEE JSSC-33,pp.828,June 1998.

**INTUEE** 

# Typical PLL Phase Noise



 $f_{PLL}$  is the opened-loop unity-gain bandwidth( $\sim \omega c$ )

**NTUEE** 



To reduce the dead zone, the delay can be inserted at the output of the 4-input NAND.

Increasing the delay will reduce the maximal frequency of the PFD.

IEEE JSSC-25, pp.1019-,Aug. 1990 Shen-luan Liu





Phase-frequency comparator with equal short duration output pulses for in-phase inputs.

IEEE JSSC, SC-31, pp. 1723-, Nov. 1996.





Precharge type phase frequency detector (ptPFD)

IEICE Trans. Electronics, E78-C, pp.381-, April 1995.





(a) The ncPFD in zero degree phase offset version. (b) Modified version with  $\pi$  rad phase offset.

IEEE JSSC, SC-33, pp. 295-, Feb. 1998.





Conventional phase frequency detector.



Implemented phase frequency detector.

IEEE JSSC, SC-32, pp. 691-, May 1997.







Schematic diagram of PFD2

IEE E.L., Vol.-34, pp.2121-, Oct. 1998.

Shen-luan Liu



## **Current-Pump Circuit**



#### Problems:

- 1. Charge Sharing
- 2. Charge Injection

$$\Delta$$
Qcp=Cp $\Delta$ V=50fF\*500mV

$$\Delta Q = I^* \Delta t = 10uA^* \Delta t$$

∆t=2.5ns static phase offset for PFD's input



# **Current-Pump Circuit**



#### Problems:

- 1. Offset of OP AMP
- 2. Equal delay for UP and DN

IEEE JSSC, SC-27, pp. 1599-, Nov. 1992.

## **Current-Pump Circuit**



Fig. 9. (a) Charge-pump suffering from charge sharing (Type A). (b) Charge removal transistors eliminate charge sharing (Type B).



Fig. 10. Characteristics of the Type A and B charge pumps. (a) Transfer function of PFD followed by charge pump. (b) Simulated  $I_{\rm Up}$  and  $I_{\rm Down}$  when net output charge is zero.

IEEE JSSC, SC-34, pp. 1951-, Dec. 1999.

**W**NTUEE

## **Current Pump Circuits**



**Figure 3.** Single-ended charge pumps: (a) switch in drain, (b) switch in gate, and (c) switch in source.

Ref: IEEE ISCAS'99, II-545, 1999

# **Current Pump Circuits**



Figure 4. Variations of single-ended charge pumps: (a) with active amplifier, (b) with current steering switch, and (c) with NMOS switches only.

## **Current Pump Circuits**



**Figure 5.** Improved architectures : (a) single-ended, and (b) fully differential.

## **Current Pump Circuits**

- Conventional tri-state Type 1 (Fig. 3, Fig. 4(a), Fig. 5(a))
  - Low power consumption, moderate speed, moderate clock skew
  - Low power frequency synthesizers, digital clock generators
- Current steering Type 2 (Fig. 4(b))
  - Static current consumption, high speed, moderate clock skew
  - High speed PLL (f<sub>ref</sub> > 100MHz), translation loop, digital clock generators
- Differential input with single-ended output Type 3 (Fig. 4(c))
  - Medium power, moderate speed, low clock skew
  - Low-skew digital clock generators, frequency synthesizers
- Fully differential Type 4 (Fig. 5(b))
  - Static current consumption, high speed (f<sub>ref</sub> > 100MHz), high linearity, low clock skew, immune to leakage current, immune to supply/ground noise
  - High-speed fully monolithic PLLs (f<sub>ref</sub> > 100MHz) digital clock generators, translation loop, frequency synthesizer (with on-chip loop filter)

**W** NTUEE

## **Current Pump Circuits**



Ref: IEE EL, pp. 1907-, 2000

#### Oscillator

Small-Signal Model



$$\frac{Y(s)}{X(s)} = \frac{H(s)}{1+H(s)}$$

Conditions of Oscillation

\* Unity-gain at fo

\*Zero Total Phase Shift at fo

#### **Basic Noise Mechanism**





## Noise in Signal Path

$$\frac{Y(s)}{X(s)} = \frac{H(s)}{1 - H(s)}$$

$$\frac{Y}{X}(\omega_o + \Delta\omega) \approx \frac{-1}{\Delta\omega \frac{dH(\omega)}{d\omega}} \quad \text{where } H(\omega) = |H| \exp(j\phi)$$

$$\left|\frac{Y}{X}(\omega_{o} + \Delta\omega)\right|^{2} \approx \frac{1}{(\Delta\omega)^{2} \left|\frac{dH(\omega)}{d\omega}\right|^{2}} = \frac{1}{(\Delta\omega)^{2} \left(\left|\frac{dH}{d\omega}\right|^{2} + \left|\frac{d\phi}{d\omega}\right|^{2} |H|^{2})}$$

$$\left| \frac{Y}{X} (\omega_o + \Delta \omega) \right|^2 \approx \frac{1}{(\Delta \omega)^2 \left| \frac{d\phi}{d\omega} \right|^2}$$

For a LC tank osc., 
$$Q = \frac{\omega_o}{2} \frac{d\phi}{d\omega} \longrightarrow \left| \frac{Y}{X} (\omega_o + \Delta \omega) \right|^2 \approx \frac{1}{4Q^2} (\frac{\omega_o}{\Delta \omega})^2$$

Shen-Iuan Liu



#### Noise in Control Path



For sinusoidal disturbance:

$$V_{out}(t) = A_o \cos(\omega_o t + K_V \int A_m \cos \omega_m t dt)$$

$$\simeq A_o \cos \omega_o t + \frac{A_o A_m K_V}{2\omega_m} [\cos(\omega_o + \omega_m) t - \cos(\omega_o - \omega_m) t]$$

- Mechanism is similar to FM
- Upconverts noise spectrum from LF to the band around carrier
- Flicker noise is important
- All the sources of FM should be considered

## Jitter, Phase Noise, and Sidebands



- Jitter may result from phase noise or sidebands
- Random jitter and phase noise originate from:
- Supply and substrate noise
- Device noise (e.g. Flicker and Thermal noise)
- Sidebands usually result from periodic disturbance of control path

**W**NTUEE

## Types of Jitter

Long-Term Jitter: the maximum change in a clock's output transition from its ideal position over many cycles

Cycle-to-Cycle Jitter



Period (Cycle) Jitter



#### Sources of Jitter

- 1. Device Noise (Thermal, Flicker)
- Flicker noise varies the oscillation frequency slowly; It can be suppressed by the wide-BW of PLLs.
- Thermal noise generates" white frequency noise".
   Relationship between phase noise and cycle-to-cycle jitter

$$\Delta T_{CC}^2 \approx \frac{2\pi}{\omega_o^3} S_{\phi}(\omega)(\omega - \omega_o)^2$$

#### Sources of Jitter



#### 2. Supply Noise

- Supply and substrate noise varies voltage-dependent capacitances.==> modulating the oscillation frequency
- Can view the circuit as a VCO with the supply or substrate acting as control line.
- 3. Substrate Noise
- Vth modulation



## Jitter Due to Supply Noise



$$\Delta V_m = V_m \cos \omega_m t \rightarrow \Delta f_o = V_m K_o \cos \omega_m t$$

Cycle jitter: 
$$\Delta T(t) = \frac{1}{f_o + \Delta f_o} - \frac{1}{f_o} \approx \frac{-V_m K_o}{f_o^2} \cos \omega_m t$$

Cycle – cycle jitter: 
$$\Delta T_{CC} = \frac{V_m K_o}{f_o^2} \sqrt{1 - \cos(\omega_m/f_o)} \approx \frac{V_m K_o \omega_m}{\sqrt{2} f_o^3}$$

## Simulation Results

#### Single-Ended Ring



#### **Differential Ring**



## Jitter Due to Supply Noise

- Supply noise sensitivities can be minimized by isolating the delay elements from supply.
  - Use buffered control voltage as supply voltage
  - Use buffered control voltage to generate a bias current
     => Current source isolation
- Simple Current Source ==>5%/V sensitivity
- Cascode Current Source ==>0.5%/V sensitivity (2Vds needed)
- Replica current source ==> 0.5%/V sensitivity

**NTUEE** 

#### Jitter Due to Substrate Noise

- Substrate noise sensitivities can be minimized by
  - Using well-type devices for current sources
  - Using well-type devices for loop filter capacitor
  - Using well-tap voltage as control voltage reference
  - Only connecting control voltage to well-type devices
  - Don't connect control voltage to pad directly



Shen-luan Liu

## Voltage-Controlled Oscillators

- 1. Ring Oscillators
- 2. Multivibrators
- 3. LC tank Oscillators



# Variable Delay Elements



(a) Clamped-load (b) Symmetric-load (c) Cross-coupled-load

**W**NTUEE

## Variable Delay Using Local Feedback



**Direct Delay Variation** 



- \*
- \* Supply volatge lim.

Monolithic PLLs and Clock Recovery Circuits, IEEE Press, pp. 1, 1996

## Ring Oscillator



$$V_{in}$$
  $-G_{m}$   $V_{out}$   $R > C$ 

$$H(s) = \frac{V_{out}}{V_{in}} = \frac{-G_{m}R}{1+sRC} = \frac{-A}{1+s/\omega_{p}}$$

$$A=G_mR$$
  $\omega_p=1/RC$ 

54 **INTUEE** 

# Ring Oscillator

$$H(S) = \frac{A}{1 + \frac{S}{\omega_p}}$$

$$\angle H(\omega_0) = -\pi - \tan^{-1}\frac{\omega_0}{\omega_p} = -\pi - \frac{\pi}{N}$$

$$\tan^{-1}\frac{\omega_0}{\omega_p} = \frac{\pi}{N}$$

$$\omega_0 = \omega_p \tan \frac{\pi}{N}$$

$$|H(\omega_0)| = \left| \frac{A}{1 + \frac{J\omega_0}{\omega_p}} \right| = \frac{A}{\sqrt{1 + \left(\frac{\omega_0}{\omega_p}\right)^2}} \ge 1$$

$$A \ge \sqrt{1 + \left(\frac{\omega_0}{\omega_p}\right)^2} \qquad A \ge \sec \frac{\pi}{N}$$

- EX: if N=3, A must be larger than 2
- N=4, A must be larger than 1.414

## VCO's Phase Noise Calculation





$$\overline{V_{N,in}^2} = \frac{\overline{I_N^2}}{G_m^2} = \frac{\frac{8kTg_{m1}}{3} + \frac{8kTg_{m3}}{3}}{G_m^2} = \frac{8kT}{3} \cdot \frac{g_{m1} + g_{m3}}{G_m^2}$$

#### VCO's Phase Noise Calculation

Since,

$$\left| \frac{d|H|}{d\omega} \right| = \left| \frac{d\phi}{d\omega} \right| = \frac{2}{\omega_o}$$
 at  $\omega = \omega_o$  and  $|H| = 1$ 

Hence,

$$\left|\frac{Y}{X}(\omega_o + \Delta\omega)\right|^2 \approx \frac{1}{(\Delta\omega)^2 \left(\left|\frac{d|H|}{d\omega}\right|^2 + \left|\frac{d\phi}{d\omega}\right|^2 |H|^2\right)} = \frac{1}{8} \left(\frac{\omega_o}{\Delta\omega}\right)^2$$

$$\left| \frac{V_{N,out}}{V_{out}} (\omega_o + \Delta \omega) \right|^2 = \frac{\overline{V_{N,in}^2}}{\overline{V_{out}^2}} \cdot \left| \frac{Y}{X} (\omega_o + \Delta \omega) \right|^2$$

$$\left|\frac{V_{N,out}}{V_{out}}(\omega_o + \Delta\omega)\right|^2 = \frac{1}{V_{out}^2} \cdot \frac{kT}{3} \cdot \frac{g_{m1} + g_{m3}}{G_m^2} \cdot (\frac{\omega_o}{\Delta\omega})^2$$

Let  $\omega_o$ =1.8GHz,  $\Delta\omega$ =1MHz and  $g_{m1}$ = $g_{m2}$ =320uS,  $g_{m3}$ = $g_{m4}$ =1592uS,

==>Phase noise= -100.8dBc/Hz

#### VCO's Jitter Simulation

• Closed-Loop, Transmit Clock Referenced



Ref: IEEE JSSC-32, pp.870, June 1997



#### VCO's Jitter Simulation

• Open Loop, Self Referenced



If these jitter errors contributions from many individual stage delays are independent, then the standard deviation of the sum increases as the square root of the number of delays being summed.

**NTUEE** 

#### VCO's Jitter Simulation

#### Closed Loop, Self Referenced



In clock recovery PLL's, however, it is common to overdamp the loop to avoid peaking in the jitter transfer function, and the loop transfer function can be approximated as

$$H(s) = \frac{2\pi f_L}{s + 2\pi f_L} \qquad \tau_L = \frac{1}{2\pi f_L}$$

At very long delays, the jitter over the measurement interval  $\Delta T$  is due to the  $\sigma_x$  jitter at the beginning and end of the time period. Since the jitter errors of clock edges separated by a long delay are uncorrelated, the total jitter is  $\sqrt{2}\sigma_x$ .

The closed-loop  $\sigma_x$  in terms of the open-loop figure of merit,  $\kappa$ 

$$\sigma_x = \kappa \sqrt{\frac{1}{4\pi f_L}}$$

#### **Current Controlled Oscillator**



IEEE JSSC, SC-27, pp. 1599-, Nov. 1992.

## Symmetric Load Amplifier



. 1. Differential buffer delay stage with symmetric loads.

IEEE JSSC, SC-31, pp. 1723-, Nov. 1996.



## Replica Biasing Circuit



#### Multivibrator



(a)



$$H(s) = \left[ \frac{-g_m R C_A s}{(g_m + C_A s)(R C_D s + 1)} \right]^2 \text{ where C1=C2=} C_D$$

If 
$$H(j\omega_o)=1$$
 and  $g_mR=\frac{C_A}{C_A-C_D}$  then  $\omega_o=\sqrt{\frac{g_m}{RC_AC_D}}$ 

**W**NTUEE

## Multivibrator



## LC Tank Oscillator





$$V_O = g_m(-V_O) \cdot (R_{\text{eff}} / / \text{sL} / / \frac{1}{\text{sC}})$$

If 
$$\frac{1}{g_m} = R_{eff}$$
 then  $\omega_o = \frac{1}{\sqrt{LC}}$ 

**W** NTUEE

## **Current Reuse**





# 5-satge Ring Oscillator



# 5-satge Ring Oscillator





#### Measurement Results --> Ring Osc. with Replica-Biasing



### Multivibrator





#### Measurement Results --> Multivibrator with Replica-Biasing





## LC Tank Oscillator

Measurement Results -> LC\_cross VCO





Measurement Results --> LC\_cross VCO



## Comparisons of three kinds of Osc.

|                                                | Power<br>Supply<br>(V) | Tuning<br>Range                      | Phase Noise<br>( dBc/Hz )<br>offset 100KHz | Power<br>Consumption<br>( mW) | Output<br>Power<br>Range<br>(dBm) |
|------------------------------------------------|------------------------|--------------------------------------|--------------------------------------------|-------------------------------|-----------------------------------|
| Ring Osc. (without<br>Replica-Biasing)         | 3.12                   | 0.75~2.2(V)<br>23.4~188.6<br>(MHz)   | ~ -92                                      | 14.1336                       | -35.67<br>~<br>3.00               |
| Ring Osc. (with<br>Replica-Biasing)            | 3.12                   | 1.36~1.65(V)<br>153.4~206.5<br>(MHz) | ~ -82<br>~ -94<br>(saturation)             | 18.0336                       | -9.33<br>~<br>-11.67              |
| Multivibrater<br>(without Replica-<br>Biasing) | 3.12                   | 0.00~3.00(V)<br>215.8~322.3<br>(MHz) | ~ -83                                      | 21.8400                       | -1.73<br>~<br>1.43                |
| Multivibrater(with<br>Replica-Biasing)         | 3.12                   | 0.00~3.00(V)<br>210.0~310.0<br>(MHz) | ~ -81                                      | 23.1504                       | 1.27<br>~<br>1.77                 |
| LC_cross                                       | 3.12                   | 0.00~2.40(V)<br>264.3~282.3<br>(MHz) | ~ -108                                     | 9.3320                        | -17.5<br>~<br>-5.33               |

表 5.1: 五組壓控振盪器電路量測特性列表



#### Frequency Divider

Divide-by-Two





### Divide-by-Two Circuits





IEEE JSSC, SC-31, pp. 890-, July 1996.

#### **TSPC Dynamic Circuit**



IEEE JSSC, SC-31, pp. 749-, May 1996.

### Functional block diagram of the dualmodulus prescaler



## High frequency CMOS dual-modulus prescaler

Divide-by3/4



- •TSMC 0.8-μm SPDM CMOS process
- VDD=5V, Max. operating freq. :1 GHz



### A High-Speed Divide-by-4/5 Counter for a Dual-Modulus Prescaler



TSMC 0.6-  $\mu$  m SPDM CMOS process

Max. operating freq.: 1.1 GHz, Power: 19.2 mW@ VDD=3V



### Timing diagram



#### 3 V 4 GHz Prescaler with improved DFF





#### Improved TSPC ratioed DFF





### TSPC DFF by Yuan and Svensson





#### Input Preamplifer Design



#### Measured waveforms of the prescaler





#### Measured waveforms of the prescaler





# Measured maximum operating frequency and power dissipation





#### Regenerative Frequency Divider



Fin-Fout=Fout => Fout=Fin/2

- •Low frequency operation limitation
- •*LPF* is realized by the low-pass characteristic of amplifiers



#### **Circuit Implementation**

#### Mixer



Gilbert's cell

#### Amplifier



Gain=gm<sub>MBN2</sub>/gm<sub>MBN3</sub>

#### The principle of injection locking



### The phenomenon of injection locking

Without injection







Finj=1408MHz -2.3dBm(165mv)

#### Frequency Synthesizer



#### Fast-switching frequency synthesizer



#### 2.4GHz RF Frequency Synthesizer

**CHIP Features** 

Technology :  $0.35\mu m$  DPDM Core area :  $750 \times 350 \mu m^2$ 

Supply voltage : 2.6 VChannel bandwidth: 250 KHz Max. operating freq.:  $\sim 2.5 \text{ GHz}$ VCO output  $: 2.4 \sim 2.5 \text{ GHz}$ 



### Proposed Dynamic Back Gate Forward Bias Inverter







### Proposed Dynamic Back Gate Forward Bias DFF and LFF



#### Dynamic Back Froward Bias Prescaler



CHIP Features

Technology :  $0.35\mu m$  SHARP DPDM

Core area :  $230 \times 70 \ \mu \text{m}^2$ 

Supply voltage : 1V

Power : 0.9 mW

Max. operating freq.: ∼170 MHz



**NTUEE** 

#### Comparison and Conclusion

|      | Max operating freq | Transistor count | Clocked<br>transistor count | Total gate width | Power at max freq |
|------|--------------------|------------------|-----------------------------|------------------|-------------------|
| TSPC |                    | 41               | 9                           | 580              |                   |
| new  | 3 times faster     | 24+200fF         | 7+200fF                     | 311+200fF        | Equal to TSPC     |

- Advantage: Low voltage, High frequency
- Disadvantage: sensitive to technology, more static power dissipation



# Measured max. operating freq. and power versus supply voltage

#### Maximum Operating Frequency vs Supply Voltage



- a imum operating re uen y o pres aler
- a imum operating re uen y o pres aler
- ower dissipation o pres aler
- ower dissipation o pres aler



### Measured prescaler input and output waveforms



### 1V CMOS Synthesizer

CHIP Features Technology : 0.35 $\mu$ m Sharp DPDM LC-tank based VCO,  $V_{dd} = 3 V$ Supply voltage : 1V & 3V : 10 mW Powe r M5Max. operating freq.:  $\sim$ 160 MHz M6 PLL noise@100KHz : -100 dBc/Hz M3 M4  $V_{dd} = 1 V$ ref voltage **PFD** bias bias  $\dashv$ pump M1 external inductor L=100nH ETC 1-1-13 prescaler preamp out





$$y_i(t) = v_i + \widetilde{n} = A\sin(\omega t) + \widetilde{n}$$

is a white noise with noise bandwidth Bi and noise power spectral density No

$$\widetilde{n} = \widetilde{n}_x + \widetilde{n}_y$$

$$\widetilde{n}_x = x \sin(\omega t) \qquad \widetilde{n}_y = y \cos(\omega t)$$

$$\overline{\widetilde{n}}^2 = \overline{\widetilde{n}}_x^2 + \overline{\widetilde{n}}_y^2 = N_o B_i$$

Ref: A. Blanchard,

"Phase locked loops", 1976

$$\overline{\widetilde{n}}_x^2 = \overline{\widetilde{n}}_y^2 = N_o B_i / 2$$
  $\overline{x}^2 = \overline{y}^2 = N_o B_i$ 

Shen-luan Liu

$$y_i(t) = A\sin(\omega t) + \widetilde{n} = (A + x)\sin(\omega t) + y\cos(\omega t)$$

$$y_i(t) \cong (A+x)\sin(\omega \ t + \widetilde{n}')$$
 and  $\widetilde{n}' = \tan^{-1}\left(\frac{y}{A+x}\right) \approx \tan^{-1}\left(\frac{y}{A}\right) \approx \frac{y}{A}$ 

$$\overline{\widetilde{n}}'^2 = \frac{\overline{y}^2}{\overline{A}^2} = \frac{N_o B_i}{A^2}$$

 $\overline{\widetilde{n}}'^2 = \frac{\overline{y}^2}{\overline{A}^2} = \frac{N_o B_i}{A^2}$  is a stationary Gaussian noise with noise bandwidth Bi and noise power spectral density  $\frac{N_o}{\sqrt{2}}$ 

$$S_{\theta_o}(f) = S_{\theta_i}(f) |H(j2\pi f)|^2 = \frac{N_o}{A^2} |H(j2\pi f)|^2$$

It is the noise power spectral density of the output



$$\sigma_{\phi_0}^2 = \frac{N_o}{A^2} \int_{-B_i/2}^{B_i/2} |H(j2\pi f)|^2 df \approx \frac{N_o}{A^2} \int_{-\infty}^{\infty} |H(j2\pi f)|^2 df$$



$$H(s) = \frac{KF(s)}{s + KF(s)} = \frac{K\tau_2 s + K}{\tau_1 s^2 + K\tau_2 s + K}$$

$$K = K_d K_o$$
  $\tau_1 = R_1 C$   $\tau_2 = R_2 C$ 

$$\omega_n^2 = \frac{K}{\tau_1} 2\zeta \omega_n = \frac{K\tau_2}{\tau_1} \qquad H(s) = \frac{2\zeta \omega_n s + \omega_n^2}{s^2 + 2\zeta \omega_n s + \omega_n^2}$$

$$H(s) = \frac{2\zeta\omega_n s + \omega_n^2}{s^2 + 2\zeta\omega_n s + \omega_n^2}$$

$$\sigma_{\phi_{0}}^{2} = \frac{N_{o}}{A^{2}} \int_{-\infty}^{\infty} |H(j2\pi f)|^{2} df = \frac{N_{o}}{A^{2}} \frac{1}{2\pi} \int_{-\infty}^{\infty} \frac{\omega_{n}^{4} + 4\zeta \omega_{n}^{2} \omega^{2}}{(\omega_{n}^{2} - \omega^{2})^{2} + 4\zeta \omega_{n}^{2} \omega^{2}} d\omega$$

$$\sigma_{\phi_0}^2 = \frac{N_o}{A^2} \frac{\omega_n}{4\zeta} (1 + 4\zeta^2)$$

(2) The loop filter





$$H(s) = \frac{K\tau_2 s + K}{\tau_1 s^2 + (1 + K\tau_2)s + K}$$

$$K = K_d K_o$$
  $\tau_1 = (R_1 + R_2)C$   $\tau_2 = R_2 C$ 

$$\omega_n^2 = \frac{K}{\tau_1} \quad 2\zeta \omega_n = \frac{1 + K\tau_2}{\tau_1}$$

$$\omega_n^2 = \frac{K}{\tau_1} 2\zeta \omega_n = \frac{1 + K\tau_2}{\tau_1}$$
 $H(s) = \frac{(2\zeta \omega_n - \omega_n^2 / K)s + \omega_n^2}{s^2 + 2\zeta \omega_n s + \omega_n^2}$ 

$$\sigma_{\phi_{0}}^{2} = \frac{N_{o}}{A^{2}} \frac{1}{2\pi} \int_{-\infty}^{\infty} \frac{\omega_{n}^{4} + (2\zeta\omega_{n} - \omega_{n}^{2}/K)^{2}\omega^{2}}{(\omega_{n}^{2} - \omega^{2})^{2} + 4\zeta\omega_{n}^{2}\omega^{2}} d\omega$$

$$\sigma_{\phi_0}^2 = \frac{N_o}{A^2} \frac{\omega_n}{4\zeta} [1 + (2\zeta - \frac{\omega_n}{K})^2]$$

$$B_n \equiv \int_{0}^{\infty} \left| H(j2\pi f) \right|^2 df$$

Noise Bandwidth

$$2B_n = \frac{\omega_n}{4\zeta} (1 + 4\zeta^2)$$

$$2B_n = \frac{\omega_n}{4\zeta} \left[1 + \left(2\zeta - \frac{\omega_n}{K}\right)^2\right]$$

$$\sigma_{\phi_0}^2 = \frac{N_o}{A^2} (2B_n)$$

$$\sigma_{\phi_o}^2 = \frac{N_o}{A^2} (2B_n) \qquad \sigma_{\phi_i}^2 = \overline{\widetilde{n}}'^2 = \frac{\overline{y}^2}{\overline{A}^2} = \frac{N_o B_i}{A^2}$$

$$SNR_{i} = \frac{\overline{v_{i}}^{2}}{\overline{n}^{2}} = \frac{A^{2}}{2N_{o}B_{i}} = \frac{1}{2\sigma_{\phi_{i}}^{2}} \implies SNR_{o} = \frac{1}{2\sigma_{\phi_{o}}^{2}} \equiv SNR_{i} \frac{B_{i}}{2B_{n}}$$

$$\Rightarrow SNR_o = \frac{1}{2\sigma_{\phi_o}^2} \equiv SNR_i \frac{B_i}{2B_n}$$

If K>>ωn, both cases give

$$2B_{\rm n} \cong \frac{\omega_{\rm n}}{4\zeta} (1 + 4\zeta^2)$$

One can find

$$(2B_n)_{min} \cong \omega_n$$
 where  $(\zeta)_{opt} = 0.5$ 



If 
$$\zeta \in (0.25, 1), 2B_n < 1.25\omega_n$$

It corresponds a 1dB loss for optimum  $\sigma_{\phi_0}^{2}$ 

#### Response to Random Modulations



$$y_i(t) = A \sin(\omega t + \phi_i(t))$$
$$\phi_i(t) = \alpha(t) + \theta_i$$

 $\alpha(t)$  is the random process having zero mean and  $\theta i$  is constant

$$y_o(t) = B \sin(\omega t + \theta_i + \phi_o(t))$$

The phase error 
$$\phi(t) = \alpha(t) - \phi_o(t)$$

#### Response to Random Modulations

$$S_{\phi_0}(f) = S_{\alpha}(f) |H(j2\pi f)|^2$$
  $S_{\phi}(f) = S_{\alpha}(f) |1 - H(j2\pi f)|^2$ 

Since  $H(j\omega)$  and 1- $H(j\omega)$  are linear filters, if  $\alpha(t)$  is the stationary Gaussian process, process  $\phi(t)$  and  $\phi(t)$  are also stationary Gaussian processes.

$$\overline{\phi_o(t)} = \overline{\alpha(t)} = \overline{\phi(t)} = 0$$

$$\sigma_{\phi_o}^2 = \int_{-\infty}^{\infty} S_{\alpha}(f) |H(j2\pi f)|^2 df \qquad \sigma_{\phi}^2 = \int_{-\infty}^{\infty} S_{\alpha}(f) |1 - H(j2\pi f)|^2 df$$

$$\sigma_{\phi}^{2} = \int_{-\infty}^{\infty} S_{\alpha}(f) |1 - H(j2\pi f)|^{2} df$$

### Phase Mod. by a Gaussian white noise

$$S_{\alpha}(f) = \frac{\upsilon}{2} \quad (rad^{2}/Hz)$$

$$S_{\alpha}(f) = \frac{\upsilon}{2} \quad (rad^{2}/Hz)$$

$$\sigma_{\phi_{0}}^{2} = \frac{\upsilon}{2} \int_{-\infty}^{\infty} |H(j2\pi f)|^{2} df = \frac{\upsilon}{2} (2B_{n}) \qquad \sigma_{\phi}^{2} = \frac{\upsilon}{2} \int_{-\infty}^{\infty} |1 - H(j2\pi f)|^{2} df$$

One must choose H(s) so that  $\sigma_{\phi_0}^{\ \ 2}$  is as small as required

### Freq. Mod. by a Gaussian white noise

$$\begin{array}{c|c}
 & & S_{f_i}(f) \\
\hline
 & & & \\
\hline
 & & & \\
\hline
 & & & \\
-B & & 0 & B & f
\end{array}$$

$$S_{f_i}(f)$$

$$S_{f_i}(f) = \frac{\eta}{2} \quad (Hz^2 / Hz)$$

$$\frac{1}{B} \qquad \text{f} \qquad \text{S}_{\alpha}(f) = \frac{\eta}{2} \frac{1}{f^2} \qquad (\text{rad}^2 / \text{Hz})$$

If the loop filter is  $F(s) = \frac{1+j\omega\tau_2}{1+j\omega\tau_1}$   $\sigma_\phi^2 = \frac{\eta}{2} \frac{\pi}{\zeta \omega_n} (1 + \frac{{\omega_n}^2}{K^2}) \quad \text{if} \quad 2\pi B >> \omega_n \quad \text{If the condition is not fulfilled, the phase error is smaller than the above quantity}$ 

$$\sigma_{\phi}^{2} = \frac{\eta}{2} \frac{\pi}{\zeta \omega_{n}} (1 + \frac{\omega_{n}^{2}}{K^{2}})$$

smaller than the above quantity

If the loop filter is 
$$F(s) = \frac{1 + j\omega \tau_2}{j\omega \tau_1}$$

$$\sigma_{\phi}^2 = \frac{\eta}{2} \frac{\pi^2}{\zeta \omega_n}$$
 The conclusion:  $\omega_n \neq \sigma_{\phi}^2$ 

$$\omega_n \neq 0$$



### Freq. Mod. by a Gaussian flicker noise

The power spectral density of fi(t)

$$S_{f_{i}}(f) = \frac{\xi}{\epsilon} \quad |f| < \epsilon$$

$$= \frac{\xi}{|f|} \quad \epsilon < |f| < B$$

$$= 0 \quad \text{elsewhere}$$

The power spectral density of input phase  $\alpha(t)$ 

$$S_{\alpha}(f) = \frac{\xi}{\varepsilon} \frac{1}{f^{2}} \quad |f| < \varepsilon$$

$$= \frac{\xi}{|f| f^{2}} \quad \varepsilon < |f| < B$$

$$= 0 \quad \text{elsewhere}$$

The noise power of output phase error  $\phi(t)$ 

$$\sigma_{\phi}^{2} = 4\pi \int_{0}^{2\pi\epsilon} \frac{\xi}{\epsilon} \frac{\left|1 - H(j\omega)\right|^{2}}{\omega^{2}} d\omega + 8\pi^{2} \int_{2\pi\epsilon}^{\infty} \xi \frac{\left|1 - H(j\omega)\right|^{2}}{\omega^{3}} d\omega$$

### Freq. Mod. by a Gaussian flicker noise

If the loop filter is 
$$F(s) = \frac{1 + j\omega \tau_2}{j\omega \tau_1}$$
 and  $\zeta > 1$ ,

When 
$$2\pi\epsilon \rightarrow 0$$
 and  $K^2 >> \ln(\omega_n^2/2\pi\epsilon)$ ,

$$\sigma_{\phi}^{2} = \xi \frac{4\pi^{2}}{\omega_{n}^{2}} f(\zeta) \quad \text{where} \quad f(\zeta) = \frac{\ln(\zeta + \sqrt{\zeta^{2} - 1})}{\zeta \sqrt{\zeta^{2} - 1}} \qquad \zeta > 1$$

$$= 1 \qquad \qquad \zeta = 1$$

$$= \frac{Arc \tan(\sqrt{1 - \zeta^{2}} / \zeta)}{\zeta \sqrt{1 - \zeta^{2}}} \qquad \zeta < 1$$

The conclusion:

$$\omega_n \nearrow \sigma_{\phi}^2$$

$$\sigma_\phi^2$$



#### Influence of VCO Modulation



$$\frac{\Phi_{o}(s)}{\Theta(s)} = \frac{-KF(s)}{s + KF(s)} = -H(s)$$

$$: \Theta_{o}(s) = \Phi_{o}(s) + \Theta(s)$$

$$\therefore \Theta_{o}(s) = \Phi_{o}(s) + \Theta(s) \qquad \therefore \frac{\Theta_{o}(s)}{\Theta(s)} = 1 - H(s)$$

#### Influence of VCO Modulation



$$\frac{\Theta_{o}(s)}{N_{2}(s)} = \frac{K_{V}}{s + KF(s)}$$
 where  $K_{V}$  is the gain of VCO

For the loop being opened,

$$s\Theta(s) = K_V N_2(s)$$

$$\Theta_{o}(s) = \frac{s\Theta(s)}{s + KF(s)} = (1 - H(s))\Theta(s)$$
 Two cases are equivalent

### Parameter Optimization

- input signal frequency modulation
- additive noise
- VCO signal frequency modulation

$$\sigma_{\phi}^{2} = \int_{-\infty}^{\infty} S_{\phi_{i}}(f) |1 - H(j2\pi f)|^{2} df + \int_{-\infty}^{\infty} \frac{N_{o}}{A^{2}} |H(j2\pi f)|^{2} df + \int_{-\infty}^{\infty} S_{\theta}(f) |1 - H(j2\pi f)|^{2} df$$

• FMs of the input signal and VCO signal can be expressed as

$$S_{f_i}(f) = \frac{\eta}{2} + \frac{\xi}{|f|}$$

$$S_{f_{\theta}}(f) = \frac{\eta'}{2} + \frac{\xi'}{|f|}$$

That implies

$$S_{\phi_{i}}(f) = \frac{\eta}{2 f^{2}} + \frac{\xi}{|f| f^{2}}$$
  $S_{\theta}(f) = \frac{\eta'}{2 f^{2}} + \frac{\xi'}{|f| f^{2}}$ 

$$S_{\theta}(f) = \frac{\eta'}{2 f^2} + \frac{\xi'}{|f| f^2}$$

#### Parameter Optimization

$$\sigma_{\phi}^{2} = \frac{N_{o}}{A^{2}} \frac{\omega_{n} (1 + 4\zeta^{2})}{4\zeta} + \frac{\eta + \eta'}{2} \frac{\pi^{2}}{\zeta \omega_{n}} + (\xi + \xi') \frac{4\pi^{2}}{\omega_{n}^{2}} f(\zeta)$$

• If the flicker noise is negligible compared with FM white noise

$$\sigma_{\phi}^{2} = \frac{N_{o}}{A^{2}} \frac{\omega_{n} (1 + 4\zeta^{2})}{4\zeta} + \frac{\eta + \eta'}{2} \frac{\pi^{2}}{\zeta \omega_{n}}$$

$$\sigma_{\phi \min}^{2} = 2 \frac{N_{o}}{A^{2}} \frac{\omega_{n,opt} (1 + 4\zeta^{2})}{4\zeta} = 2 \frac{\eta + \eta'}{2} \frac{\pi^{2}}{\zeta \omega_{n,opt}}$$

$$\omega_{\text{n,opt}}^2 = \frac{\eta + \eta'}{2} \frac{A^2}{N_o} \frac{4\pi^2}{1 + 4\zeta^2}$$

#### Parameter Optimization

• If the parasitic FM of the signals are due to flicker noise

$$\sigma_{\phi}^{2} = \frac{N_{o}}{A^{2}} \frac{\omega_{n} (1 + 4\zeta^{2})}{4\zeta} + (\xi + \xi') \frac{4\pi^{2}}{\omega_{n}^{2}} f(\zeta)$$

$$\omega_{\text{n,opt}}^{3} = \frac{2Y}{X} \text{ where } X = \frac{N_o}{A^2} \frac{1 + 4\zeta^2}{\zeta} \text{ and } Y = 4\pi^2(\xi + \xi')f(\zeta)$$

$$\sigma_{\phi \min}^2 = \frac{3X}{2} \omega_{n,opt} = \frac{3Y}{\omega_{n,opt}^2}$$

#### Example

SNR of the second-order PLL is

$$\frac{A^2}{N_0} = 2 \times 10^4$$
 with

$$\frac{A^2}{N_0} = 2 \times 10^4_{\text{with}} \qquad F(s) = \frac{1 + j\omega\tau_2}{j\omega\tau_1} \text{ and } \zeta = 1$$

For  $\omega_n = 40 \text{ rad/s}$ , the min. phase error is  $\sigma_{min}^2 = 1.4 \times 10^{-2} \text{ rad}$ .

$$\sigma_{\min}^2 = 1.4 \times 10^{-2} \text{ rad}$$
.

If the input signal is perfectly stable, what kind of the signal frequency modulated the VCO?

•If the noise is white noise,

$$\omega_{\text{n,opt}}^{2} = \frac{\eta'}{2} \frac{A^{2}}{N_{o}} \frac{4\pi^{2}}{1 + 4\zeta^{2}}$$

$$\sigma_{\phi \min}^2 = 2 \frac{\eta'}{2} \frac{\pi^2}{\zeta \omega_{n \text{ opt}}}$$

$$\frac{\eta'}{2} = 10^{-2}$$
 and  $\sigma_{\phi \min}^2 = 5 \times 10^{-3}$ 

•If the noise is flicker noise,

$$\xi' = \frac{1}{8\pi^2} \frac{N_o}{A^2} \frac{1 + 4\zeta^2}{\zeta} \omega_{n,opt}^3$$

$$\sigma_{\phi \, \text{min}}^{2} = \frac{3}{2} \, \frac{N_{o}}{A^{2}} \frac{1 + 4 \, \zeta^{2}}{\zeta} \, \omega_{n, \text{opt}}$$

$$\frac{\xi'}{2} = 0.2$$
 and  $\sigma_{\phi \min}^2 = 1.5 \times 10^{-2}$ 

The VCO is frequency-modulated by a flicker noise having a spectral density  $S_{f_0}(f) = \frac{0.2}{|f|}(Hz^2/Hz)$ 

## Self-Calibrating Frequency Synthesizer



Fig. 3. Digitally programmable VCO.



Fig. 4.  $2^L$  operating modes of VCO.

### Self-Calibrating Frequency Synthesizer



IEEE JSSC-35, pp. 1437-, Oct. 2000

# Adaptive Bandwidth PLLs using Regulated Supply CMOS Buffers



Figure 5: Conventional PLL block diagram

$$H(s) = N \cdot \frac{1 + 2 \cdot \zeta \cdot s/\omega_B}{1 + 2 \cdot \zeta \cdot s/\omega_B + (s/\omega_B)^2}$$

where the loop damping factor  $\zeta$  and bandwidth  $\omega_B$  are given by:

$$\zeta = 0.5 \cdot R \cdot \sqrt{I_{CP} \cdot K_V \cdot C_{CP}/N}$$
 and  $\omega_B = 2 \cdot \zeta/(R \cdot C_{CP})$ 

IEEE Symposium on VLSI Circuits, pp. 124, 2000



Figure 6: Implementing the PLL stabilizing zero

## Adaptive Bandwidth PLLs using Regulated Supply CMOS Buffers



$$R_{op} = \frac{1}{g_{mop}} = \frac{1}{k_{OP} \cdot g_{mBUF}}$$
  $g_{mBUF} \propto \beta (V_C - V_T)$   $I_{CP} = k_{CP} \beta (V_C - V_T)^2$ 

where  $g_{mRUF}$  is the transconductance of the buffer biased at Vc

$$Freq = \frac{1}{g_{mop}} = \frac{g_{mBUF}}{2nC_{LD}N} \qquad K_V \propto \frac{\beta}{C_{LD}}$$

where  $C_{LD}$  is the load of the buffer and  $K_V$  is the gain of VCO

N is the divider's vlaue and n is the no. of BUFs to form the VCO

$$\omega_{\scriptscriptstyle B} \propto n \cdot Freq \cdot \sqrt{k_{\scriptscriptstyle CP} \cdot N \cdot \frac{C_{\scriptscriptstyle LD}}{C_{\scriptscriptstyle CP}}} \qquad \qquad \zeta \propto \frac{1}{k_{\scriptscriptstyle OP}} \cdot \sqrt{\frac{k_{\scriptscriptstyle CP}}{N} \cdot \frac{C_{\scriptscriptstyle CP}}{C_{\scriptscriptstyle LD}}}$$

The process and environmental condition dependent terms (Vt,  $\beta$ ) cancel, and the loop bandwidth tracks the operating frequency.



Figure 8: Charge pump schematic



Figure 1: VCDL and VCO design



Shen-luan Liu

126 **NTUEE** 

## Fast-switching Frequency Synthesizer



Fig. 4. (a) Characteristic of the conventional linear phase detector. (b) Characteristic of the nonlinear phase detector. (c) Block diagram of the nonlinear phase detector. (d) Operation of the nonlinear phase detector.

(c)



discriminator-aided phase detector

IEEE JSSC-35, pp. 1445-, Oct. 2000



#### Case, k=3 (from BW=120kHz to BW=40kHz)



#### Z-domain Digital Phase-Locked Loop



Figure 5: Conventional PLL block diagram

loop gain = 
$$K_p \cdot \frac{K_V}{S} \cdot F(S)$$
 if  $K_p = PFD$ 's gain,  $N = 1$ 

IEEE CAS-35, pp. 1391-, Nov. 1988

$$loop \ gain = \frac{K_p \cdot K_V}{C} \cdot (\frac{1}{s^2} + \frac{RC}{s})$$

By taking inverse Laplace transform

$$h_a(t) = \frac{K_p \cdot K_V}{C} \cdot [t + RC] \cdot u(t)$$

By impulse-invariant property

$$h[n] = h_a[nT] = \frac{K_p \cdot K_V}{C} \cdot [nT + RC] \cdot u[n]$$

By taking Z-transform

$$H(z) = \frac{K_p \cdot K_V}{C} \cdot \left[ \frac{Tz^{-1}}{1 - z^{-1}} + \frac{RC}{1 - z^{-1}} \right]$$

where T is the sampling period or input frequency

Shen-luan Liu

If 
$$\alpha = 1 - \frac{T}{RC}$$

$$H(z) = R \cdot K_p \cdot K_V \cdot \frac{z(z - \alpha)}{(z - 1)^2}$$

The closed loop transfer function

$$H_d(z) = \frac{H(z)}{1 + H(z)} = \frac{K}{1 + K} \cdot \frac{z(z - \alpha)}{z^2 - \frac{2 - \alpha K}{1 + K}z + \frac{1}{1 + K}}$$

$$K = R \cdot K_p \cdot K_V$$

$$K_p = \frac{\overline{I_{CP}}}{2\pi} = \frac{I_{CP}}{2\pi f_{VCO}}$$



# Approximated Z-domain Digital Phase-Locked Loop





$$\frac{\theta_{o}(s)}{\theta_{i}(s)} = \frac{K_{p}F(s)\frac{K_{v}}{s}}{1 + \frac{1}{N}K_{p}F(s)\frac{K_{v}}{s}}$$

$$F(s) = \frac{-R2}{R1} - \frac{1}{sCR1}$$

Microwave Journal, March 2000

By applying 
$$s \to \frac{z-1}{T_s}$$

$$F(z) = -K_1 - K_2 \cdot \frac{z^{-1}}{1 - z^{-1}}$$

$$K_1 = \frac{R_2}{R_1}, K_2 = \frac{T_s}{CR_2}$$

$$H(z) = \frac{K_{p}F(z)K_{v}\left(\frac{T_{s}z^{-1}}{1-z^{-1}}\right)}{1 + \frac{K_{p}F(z)K_{v}}{N}\left(\frac{T_{s}z^{-1}}{1-z^{-1}}\right)}$$

$$\begin{split} H\!\!\left(z\right) \! &= \\ & \frac{K_{\mathrm{p}} K_{\mathrm{v}} T_{\mathrm{s}} \!\left(K1 - K2\right) \! z^{-2} - \!\left(K_{\mathrm{p}} K_{\mathrm{v}} T_{\mathrm{s}} K1\right) \! z^{-1}}{\left[1 + \frac{K_{\mathrm{p}} K_{\mathrm{v}} T_{\mathrm{s}} \!\left(K1 - K2\right)}{N}\right] \! z^{-2} + \!\left(-2 - \frac{K_{\mathrm{p}} K_{\mathrm{v}} T_{\mathrm{s}} K1}{N}\right) \! z^{-1} + 1} \end{split}$$

$$H(s) \to s = \frac{z - 1}{T_S}$$

$$H(z) = \frac{\left(-2\omega_n \zeta T_s + \omega_n^2 T_s^2\right) z^{-2} + 2\omega_n \zeta T_s z^{-1}}{\left(1 - 2\omega_n \zeta T_s + \omega_n^2 T_s^2\right) z^{-2} + \left(-2 + 2\omega_n \zeta T_s\right) z^{-1} + 1}$$

Comparing with two equations,

$$K1 = \frac{-2N\omega_n \zeta}{K_p K_v} \qquad K2 = \frac{-NT_s \omega_n^2}{K_p K_v}$$

### Clock/Data Recovery (CDR)

#### Type I



IEEE JSSC-27, pp. 1736, Dec. 1992

IEEE JSSC-34, pp. 1915-, Dec. 1999

**NTUEE** 



Fig. 3. Linearized block diagram of second-order PLL.

$$H(s) = \frac{\phi_{\text{clk}}(s)}{\phi_{\text{data}}(s)} = \frac{K(1 + \tau s)}{s^2 + K\tau s + K}$$

where  $K = K_D K_O$ .



Fig. 5. Jitter transfer function of critically damped second-order PLL.

This gain in excess of unity is known as jitter peaking and is particularly objectionable in systems that employ many clock recovery units in cascade (such as in repeaters) because of the resulting exponential growth of jitter A.



Fig. 1 Block diagram of the 0.7-1Gb/s clock recovery circuit

The First IEEE Asia Pacific Conference on , 1999 , pp. 291 –294

ISSCC, 1999, pp. 354-355

**NTUEE** 



Figure 20.5.2: Three-state frequency detector.



The sampled areas in Ch2 toward negative

→ Control voltage deceases

Figure 20.5.3: Two-channel track-and-hold PD.

Shen-luan Liu





Fig. 4 Double-edge triggered D-flip flop

#### Summer



**W**NTUEE



IEEE JSSC-27, pp. 1747-, Dec. 1992

IEEE JSSC-35, pp. 847-, June 2000

140



Fig. 1. Block diagram of the PFD IC.

| TABLE I  LOGIC TABLE OF THE FREQUENCY DETECTOR |    |    |  |  |
|------------------------------------------------|----|----|--|--|
| Q1                                             | Q2 | Q3 |  |  |
| x                                              | 1  | 0  |  |  |
| Rising                                         | 0  | -1 |  |  |
| Falling                                        | 0  | +1 |  |  |



Fig. 2. (a) Schematic timing diagram of the PD/QPD. (b) Schematic timing diagram of the PD, QPD, and FD.





Fig. 4. Circuit diagram of the FD.

| Q1 | L               | Н         | Н         | L               |
|----|-----------------|-----------|-----------|-----------------|
| Q2 | L               | L         | Н         | Н               |
| M  | Н               | Н         | Н         | L               |
| Q3 | Vdd=0<br>High-X | -1<br>Low | -1<br>Low | Vdd=0<br>High-X |

H: Vdd-IR+ΔV

L: Vdd-IR-ΔV



Fig. 8. PFD signals. (a) Oscillator frequency < data rate. (b) Oscillator frequency > data rate.





Fig. 11. Schematic of a differential latch (half of the MS flipflop).

Type II



### Type III



IEEE JSSC-34, pp. 1915-, Dec. 1999



Fig. 2. VCO, phase selector, interpolator, and feedback multiplier.



Fig. 3. 500-MHz period distribution histograms. (a) Clock recovery inactive, (b) standard phase selection, (c) feedback phase selection, and (d) averaging phase interpolation. Measurement conditions were Vdd=2.5 V,  $N=25, f_{\rm ref}=20$  MHz, and  $f_{\rm data}=499.4$  Mb/s.

**W**NTUEE



Fig. 4. Phase shift versus phase code measured at 1 GHz.

# Clock/Data Recovery D/PLL



IEEE JSSC-27, pp. 1736, Dec. 1992



$$v_1 = \frac{K_D}{s} \left( \phi_{\text{data}} - K_{\phi} v_1 - \phi_{\text{clk}} \right) \qquad \phi_{\text{clk}} = v_1 \frac{K_O}{s}$$

$$H(s) = \frac{\phi_{\text{clk}}(s)}{\phi_{\text{data}}(s)} = \frac{K}{s^2 + K\tau s + K}$$

Loop zero out of forward path

### Hogge Phase Detector



Fig. 11. Hogge phase detector.

This detector does suffer from a sensitivity to the data transition density. Since each triangular pulse on the output of the loop integrator has positive net, the presence or absence of such a pulse affects the average output of the loop integrator. -->data-dependent jitter



Fig. 12. Waveforms of Hogge's detector with clock and data aligned



Fig. 13. Waveforms of Hogge's detector with data ahead of clock.



### **Triwave Phase Detector**







Fig. 16. Waveforms of triwave detector with clock and data aligned.

### CDR with tunable jitter

Additive noise



$$\sigma_1 = \sqrt{\frac{N_0}{A^2} \frac{\omega_n}{4\xi} \left[ 1 + \left( 2\xi - \frac{\omega_n}{K} \right)^2 \right]}$$

where is No the power spectra density of noise, A is the input signal amplitude,  $\omega n$  is the natural angular frequency,  $\xi$  is the damping factor, and K is the loop gain. When the loop gain becomes larger, the jitter becomes larger, This means that smaller loop gain causes narrow noise bandwidth, thereby suppressing jitter.

### Jitter generation





$$\sigma_2 = \sqrt{\frac{\eta}{2} \frac{\pi^2}{\xi \omega_n} \left( \mathbf{1} + \frac{\omega_n^2}{K^2} \right)}$$

where  $\sigma 2$  is the power spectral density of noise. This equation is derived assuming that the instantaneous frequency deviation of the VCO output is caused by disturbance due to random phase noise. In this equation, when the loop gain becomes larger, the jitter becomes smaller.



Loop-gain dependence of jitter.



### Switched-filter CDR with tunable jitter



The main features of SF circuit operation are that the PC output can be transferred to the low-pass filter (LPF) only when data transitions occur (sample mode) and the LPF output can be constant during consecutive data inputs (hold mode).

**W**NTUEE

## Fractional-N Frequency Synthesizer

$$f_{VCO} = f_{ref} \cdot (N + \frac{k}{M}) = f_{ref} \cdot (N + 0.F)$$
 where K and M are integer numbers, k

$$T_{ref} = T_{VCO} \cdot (N + 0.F)$$

#### Ex. N.F=2.25



Electronic Design, Sept. 2000

W. Rhee, Ph.D thesis and IEEE JSSC-35, pp. 1453-, Oct. 2000

Emerging technologies, Tutorial for 1996 ISCAS

### Fractional divider

Suppose N.F=5000.5 and N=5000, N+1=5001





RF design, pp. 34-, Nov. 2000

**W**NTUEE

#### Ex. N.F=N+1/8



Intuitionally, one can increase the delay for every output of the VCO/divider to compensate the phase errors.

### Fractional divider



An example of fractional N divider implementation

Divider Control

Suppose Nd=8=2^m and m=3 
$$N.F = N + \frac{x}{2^m}$$
 and  $0.F = \frac{x}{2^m} = \frac{2}{8}$ 

Suppose the DPA has 3 bits and, therefore, the delay line has 8 elements. Each phase packet corresponds to 1/8 of a VCO cycle. When no carry-out occurs, the DMD divides by N. DPA is incremented by 2 every reference cycle. This means that the output is phase shifted by a progressively increasing number of phase packets. i.e., 0, 2, 4, 6, 8, As a result, the period of the DMD output is increased by 2/8 of a VCO cycle. Therefore, the effective division ratio becomes N+0.25. When the DPA content reaches 8, the content of DPA will be reset. The carry-out forces the DMD to divide by N+1. This is equivalent to the DMD dividing by N and its output being delayed by 8 phase packets. i.e., one VCO cycle.

This method is subject to the jitter of the DLL and mismatch of the cells.



## Current-injection-based synthesizer



$$\Phi_{q,o}(s) = \frac{N.FK_{CP}K_{VCO}F(s)}{N.Fs + F(s)K_{VCO}K_{CP}}\Phi_{q}(s)$$

### Current-injection-based synthesizer





## Random Jittering synthesizer



# Phase-interpolated synthesizer





### Phase-Compensation synthesizer





(a) Phase compensation method, and (b) on-chip tuning with DLL.

Timing diagram example for 4 + 1/4 division



### Phase-generation synthesizer



#### **Equivalent Ckt**



$$f_{out} = (\frac{N}{M+1}) \cdot f_{ref}$$

### Delta-Sigma-modulator-based synthesizer



### Analog Delay Locked Loop



VCDL: Voltage Controlled Delay Line



## Analog Delay Locked Loop



### Opened-Loop Response

$$D_{O}(s) = \left(\frac{D_{I}(s)}{T_{REF}} \cdot I_{CH}\right) \cdot \frac{K_{DL}}{s \cdot C}$$
$$\frac{D_{O}(s)}{D_{I}(s)} = \frac{K_{DL}}{s \cdot C} \cdot I_{CH} \cdot F_{REF} = H(s)$$

### Analog Delay Locked Loop

### Closed-Loop Response

$$D_{\mathcal{O}}(s) = H(s) \cdot (D_{\mathcal{I}}(s) - D_{\mathcal{O}}(s))$$

$$\frac{D_O(s)}{D_I(s)} = \frac{H(s)}{1 + H(s)}$$

$$\frac{D_O(s)}{D_I(s)} = \frac{1}{1 + \frac{s \cdot C}{I_{CH} \cdot K_{DL} \cdot F_{REF}}}$$

$$\frac{D_O(s)}{D_I(s)} = \frac{1}{1 + s/\omega_N}$$
 where  $\omega_N$  (rad/s) is the loop bandwidth

$$\omega_N = I_{CH} \cdot K_{DL} \cdot F_{REF}/C$$

## **Design Strategy**

• On must be about a decade below Fref

$$\frac{\omega_N}{F_{REF}} = \frac{I_{CH} \cdot K_{DL}}{C} \le \frac{\pi}{5}$$

- VCDL much have adequate delay range
- Locking Constraints
  - Reset phase comparator
  - Reset VCDL to minimum delay

### **Bandwidth Tracking**

•Assume the symmetric load buffer is used to implement VCDL and the operating freq.,fclk, is smaller than its -3dB BW.







• 
$$\omega_n$$
 / Ref

•Stability constraints will lead to a small operating range of the DLL

IEEE JSSC-31, pp. 1723-, Nov. 1996

## Bandwidth Tracking

$$I_D = \frac{k}{2}(V_{Ctrl} - V_T)^2$$

$$g_m = k(V_{Ctrl} - V_T)$$

The delay for the n satge VCDL

$$D = n \cdot t = \frac{n \cdot C_{EFF}}{k(V_{Ctrl} - V_T)} \text{ where } t \triangleq \frac{C_{EFF}}{g_m}$$

$$D = n \cdot t = \frac{n \cdot C_{EFF}}{k(V_{Ctrl} - V_T)} \text{ where } t \triangleq \frac{C_{EFF}}{g_m}$$

$$K_{DL} = \left| \frac{dD}{dV_{Ctrl}} \right| = \frac{C_B}{4 \cdot I_D} \text{ where } C_B \triangleq 2 \cdot n \cdot C_{EFF}$$

Let the charg e pump current I<sub>CH</sub> be

$$I_{CH} = X \cdot (2 \cdot I_D)$$

$$\frac{\omega_N}{\omega_{REF}} = \frac{X}{4\pi} \cdot \frac{C_B}{C}$$





# **Duty Cycle Correction**



Fig. 15. Differential-to-single-ended converter with 50% duty cycle output.

**W**NTUEE

### **Duty Cycle Correction**





IEEE JSSC-28, pp. 1273-, Dec. 1993



# **Duty Cycle Correction**



ISSCC'99, pp. 346-, Feb. 1999



### Digital Delay Locked Loop

Register-controlled DLL



IEEE JSSC-32, pp. 1728-, Nov. 1997,

# Register-controlled DLL





### Counter-controlled DLL



IEEE CICC, pp. 163-, 1995, IEICE Trans. Electron., E79-C, pp.798-, June 1996.

## Synchronous Mirror DLL



IEEE JSSC-31, pp. 1656-, Nov. 1996, IEEE JSSC-34, pp. 372, Marxh. 1999

**MTUEE** 

# Synchronous Mirror DLL



Fig. 10. SMD unit. The operation is explained using the \_th clock pulse and (\_\_\_\_\_)th clock pulse. The \_\_\_\_\_ output is \_\_ (low) standby. The \_\_\_\_\_ and \_\_\_\_ output is \_\_ (high) standby. When the \_th clock \_\_ pulse goes into the FDA unit from \_\_\_\_ \_\_ and the input buffer output clock of (\_ \_\_\_\_)th goes into the MCC unit simultaneously, the \_\_\_\_\_ output becomes \_\_ Then both the \_\_\_\_ and the \_\_\_\_ output become \_. The \_ output of \_\_\_\_ goes backward on the BDA as the \_\_ pulse. The \_\_ output of the \_\_\_\_ eliminates the \_\_ pulse on the FDA.

#### **SAR-controlled DLL**



#### Mixed mode DLL



IEEE JSSC-34, pp. 1589-, Nov. 1999, IEE Electronics Letters, vol. 35, pp. 1700-, Sept. 1999



Fig. 1. (a) Block diagram of a conventional DLL, (b) Synchronization mechanism when DLL\_CLK lags REF\_CLK, and (c) Synchronization mechanism when DLL\_CLK leads REF\_CLK.

$$T_{\rm clk} < T_{\rm D\,max} < \frac{3}{2} \, T_{\rm clk}$$

 $T_{Dmax}$  the max dely when V<sub>ctrl</sub> min





$$\frac{1}{2}T_{\text{clk}} < T_{\text{Dmin}} < T_{\text{clk}}$$

 $T_{Dmin}$  the min dely when V<sub>ctrl</sub> max





$$\begin{split} &T_{clk} < T_{D\,max} < \frac{3}{2}\,T_{clk} & \frac{1}{2}\,T_{clk} < T_{D\,min} < T_{clk} \\ & \max \bigg\{ T_{D\,min}, \frac{2}{3}\,T_{D\,max} \, \bigg\} < T_{clk} < \min \big\{ 2T_{D\,min}, T_{D\,max} \, \big\} \end{split}$$

If 
$$T_{Dmax} > 3T_{Dmin} \Rightarrow$$
 no solution

# Delay Cell Group







Fig. 2. Replica delay loop to generate control-signals for the core DLL.



$$\begin{split} 0 < & \text{TDR}_{MIN} < 1/8 \ T_{QCLK} \ \text{and} \ 1/8 \ T_{QCLK} < & \text{TDR}_{MAX} < 7/8 \ T_{QCLK} \,, \\ & \text{max} \{ 8 \ \text{TDR}_{MIN}, \ 8/7 \ \text{TDR}_{MAX} \} < T_{QCLK} < 8 \ \text{TDR}_{MAX} \,, \\ & 8/7 \ \text{TDR}_{MAX} < T_{QCLK} < 8 \ \text{TDR}_{MAX} \,, \quad \text{if} \ \text{TDR}_{MAX} > 7 \ \text{TDR}_{MIN} \,, \\ & 8 \ \text{TDR}_{MIN} < T_{QCLK} < 8 \ \text{TDR}_{MAX} \,, \qquad \text{if} \ \text{TDR}_{MAX} < 7 \ \text{TDR}_{MIN} \,. \end{split}$$

 $:: 2T_{clk} = T_{Qclk} \text{ and TDR} = 2TDG, TDG: the delay time of the DCG$  $8 TDG<sub>MIN</sub> < <math>T_{CLK}$  < 8 TDG<sub>MAX</sub>, if TDG<sub>MAX</sub> < 7 TDG<sub>MIN</sub>.



::TD=8TDG, TD: the delay time of the VCDL

$$\begin{aligned} &\text{TD}_{\text{MIN}} < \text{T}_{\text{CLK}} < \text{TD}_{\text{MAX}}, & & \text{if } \text{TD}_{\text{MAX}} < 7 \text{ TD}_{\text{MIN}}, \\ &1/\text{TD}_{\text{Max}} < f_{\text{CLK}} < 1/\text{TD}_{\text{MIN}}, & & \text{if } \text{TD}_{\text{MAX}} < 7 \text{ TD}_{\text{MIN}}. \end{aligned}$$

## Harmonic Locking Problem







Initially, SW = Low and reset Q=Low, and Vc is connected to Vini.

After SW =High, Q=High, connecting Vc to CPout, the capacitor would be charged to reduce the phase difference until DLL is in locked state.

#### Startup Circuit for Harmonic Locking Problem



☐ Simulation Diagram



#### Z-domain Delay-Locked Loop



Fig. 1: Charge-Pump DLL model

$$\Phi_{out}(t) = \Phi_{in}(t - \alpha T) - K_{VCDL} \cdot V_C(t) \quad \text{and} \quad V_C(t) = \frac{\Phi_{in}(t) - \Phi_{out}(t)}{C} \int_{-\infty}^{t} I_C(t) dt$$

where aT (a>1) is the total delay of the VCDL

$$\Phi_{out}(n) = \Phi_{in}(n-\alpha) - K_{VCDL} \cdot V_C(n)$$
  $V_C(n) = \frac{\Phi_{in}(n-1) - \Phi_{out}(n-1)}{C} I_P T$ 

$$\Phi_{out}(n) = \Phi_{in}(n-\alpha) - K_T \cdot [\Phi_{in}(n-1) - \Phi_{out}(n-1)] \quad where \quad K_T = \frac{K_{VCDL}I_PT}{C}$$

$$H(z) = \frac{\Phi_{out}(z)}{\Phi_{in}(z)} = \frac{1 - K_T z^{\alpha - 1}}{z^{\alpha} - K_T z^{\alpha - 1}}$$

Proceedings of ICECS '99, p. 823



Fig. 2 - Charge-Pump DLL jitter model

VCDL jitter

$$J_{VCDL}(z) = \frac{\theta_{out}(z)}{\theta_{VCDL}(z)} = \frac{K_T}{z - K_T}$$

Control voltage, Vc, jitter

$$J_{V_C}(z) = \frac{\theta_{out}(z)}{\theta_{V_C}(z)} = K_{VCDL}$$

Input jitter

$$J_{input}(z) = H(z)$$

1. Assume  $\theta_{VCDL}(z) = \frac{2\pi}{T} \delta_n$ : an impulse with random amplitude

$$\theta_{out}(z) = J_{VCDL}(z) \cdot \theta_{VCDL}(z) = \frac{K_T}{z - K_T} \cdot \frac{2\pi}{T} \delta_n \text{ inverse } z - Tx \Rightarrow \theta_{out}^{Total}(n) = \frac{2\pi}{T} \sum_{k=-\infty}^{n} \delta_k K_T^{n-k}$$

$$2\pi \sum_{k=-\infty}^{n} \delta_k K_T^{n-k} \delta_k K_T^{n-k}$$

$$E[\theta_{out}^{Total}(n) \cdot \theta_{out}^{Total}(n)] = \left(\frac{2\pi}{T}\right)^2 \sum_{i=-\infty}^{n} E(\delta_i \delta_i) (K_T^{n-i})^2 = \left(\frac{2\pi}{T}\right)^2 \frac{\sigma_{\varepsilon}^2}{1 - K_T^2} \Rightarrow \sigma_{VCDL} = \frac{2\pi}{T} \frac{\sigma_{\varepsilon}}{\sqrt{1 - K_T^2}}$$

2. Assume  $\theta_{in}(z) = \frac{2\pi}{T} \delta_n$ : an impulse with random amplitude

$$\theta_{out}(z) = J_{in}(z) \cdot \theta_{in}(z) \qquad E[\theta_{out}^{Total}(n) \cdot \theta_{out}^{Total}(n)] = (\frac{2\pi}{T})^2 \sigma_{in}^2 \left[ \frac{(K_T^{\alpha} - 1)^2}{1 - K_T^2} + \frac{K_T^2 (1 - K_T^{2(\alpha - 1)})}{1 - K_T^2} \right]$$

3. Assume  $V_c(t)$  is described as follows

$$V_{C}(t)$$
  $\propto I_{leak}$   $\propto I_{p}$ 
 $T_{off}$   $T_{on}$ 

Shen-luan Liu

If 
$$T_{off} >> T_{on}$$

$$E[V_C^2(t)] = K_{VCDL}^2 \frac{T^2 I_{leak}^2}{12 \cdot C^2} \quad \sigma_{VCDL} = K_{VCDL} \frac{T \cdot I_{leak}}{\sqrt{12} \cdot C}$$