# LECTURE 130 –FREQUENCY SYNTHESIZERS – GSM EXAMPLE INTRODUCTION

#### **Specifications**

Frequency range: 890-960MHz Switching time:  $\leq 800 \mu s$  Close-in rms noise:  $\leq 2^{\circ}$ 

Phase noise @ 200kHz: -110dBc Reference spurs: < -71dBc  $P_{diss}$ :  $\le$  50mW

Block Diagram of the Design:



Technology used is 0.5µm CMOS with 3 metal layers.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-2

## **Design of the PFD**

Illustration of (a.) symbol, (b.) state-diagram:



Illustration of the response with  $f_r > f_o$ ,  $f_r < f_o$ , V lagging R, and R lagging V.



#### **PFD Implementation and Response**

PFD consists of two edge-triggered, resettable D flipflops with their D inputs connected to logical 1.



Note that the outputs Up and Dn are simultaneously high for a duration of  $\tau_d$  equal to the total delay through the AND gate and the reset path of the D flipflop.

A dead zone exists when the phase error is nearly zero. Neither the Up or Dn signal reaches the logic 1 and the charge pump is disconnected from the capacitor. In this case, the high impedance node of the charge pump will leak off until the phase difference of the inputs is large enough for the PFD to exit the dead zone and turn on the charge pump to correct this error.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-4

#### A PFD without a Dead Zone

#### Concept:



## Modified D flipflop:

- Number of transistors in the signal path has been reduced.
- Extra gates have been added to increase the reset delay.



#### **Simulated PFD Waveforms**

The input R leads the input V by 3ns at f = 20 MHz.



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-6

## **Charge Pump**

One possible differential charge pump.



#### Comments:

- Large transistors are needed for the Up and Up and Dn and Dn
- Larger switches introduce more parasitic capacitance decreasing the response speed and introducing a dead zone.

Thus, tradeoffs between response speed and matching are needed.

#### A Second Charge-Pump

Uses current steering in the source-coupled pairs, MN1-MN2 and MP1 and MP2.

Current sinks and sources are 300µA.

This charge pump does not produce current spikes resulting from charge sharing which in turn minimizes the spurs in the synthesized RF signal.



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-8

## **Simulated Charge-Pump Waveforms**

The reference signal,  $f_{ref}$ , leads the feedback VCO signal,  $f_{vco}$ , by 3ns. The frequency of  $f_{ref}$  and  $f_{vco}$  is 20 MHz.



#### **Simulated Charge-Pump Current Waveforms**

The charge pump has been simulated over a  $\pm 3\sigma$  process variation at  $V_{DD} = 3.3$ V.



Lecture 130 - Frequency Synthesizers - GSM Example (09/01/03)

Page 130-10

### **Loop Filter Design**

In order to supress the high-frequency noise introduced by the third-order, delta-sigma modulator, it will be necessary to select a higher order loop filter.

A third-order filter is chosen for this work and is shown below.



The transfer function is

$$F(s) = \frac{1 + sCR}{s^2RCC_1 + sC + sC_1} = \frac{1 + s\tau_2}{s(C + C_1)(1 + s\tau_1)}$$

where

$$\tau_1 = \frac{CC_1}{C + C_1}R$$
 and  $\tau_2 = RC$ 

Actually, more supression is needed and  $R_2$  and  $C_2$  above are added prior to the VCO making the PLL a type-II, fourth-order.

## **The Third-Order Filter Response**



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 - Frequency Synthesizers - GSM Example (09/01/03)

Page 130-12

## **Realization of the Loop Filter**



The transfer function of this filter is given as,

$$F_a(s) = \frac{V_c}{I_d} = \frac{2}{sC_2} \frac{R_6}{R_5} \frac{1 + sC_2R_2}{1 + sC_1R_1} \frac{1}{1 + sC_5R_7}$$

#### **Simulated Settling Time**

Simulated results for 30MHz frequency steps using behavioral modeling:



Settles to within  $\pm 100$ Hz at about 172 $\mu$ s.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-14

## **Frequency Divider**



A multimodulus prescaler with four different divide ratios:

Consists of a divide-by-8/9 prescaler, composed of a synchronous divide-by-4/5 and a toggle flipflop, a three-stage extender, and control logic gates.

#### **Timing Diagrams of the Four-Modulus Prescaler**



- a.) Divide-by 72: The prescaler divides by 9 for eight  $F_1$  cycles.
- b.) Divide-by 71: The prescaler divides by 8 for one  $F_1$  cycle and 9 for seven  $F_2$  cycles.
- c.) Divide-by 70: The prescaler divides by 8 for two  $F_1$  cycle and 9 for six  $F_2$  cycles.
- d.) Divide-by 69: The prescaler divides by 8 for three  $F_1$  cycle and 9 for five  $F_2$  cycles.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 - Frequency Synthesizers - GSM Example (09/01/03)

Page 130-16

### **Eight-Modulus Prescaler:**

The following multi-modulus prescaler is based on a dual-modulus prescaler.



The multi-modulus prescaler can achieve a divide ratio of 64 to 144. For this work, the divide ratio is set to N-3 to N+4 where N = 70.

I.e. 67, 68, 69, 70, 71, 72, 73, and 74

#### Circuit Design for the Multimodulus Prescaler

To avoid switching noise generation and reduce the coupling noise from the supply line and substrate, a folded source-coupled logic and ECL-like logic were chosen.

Differential Inverter/Buffer: Temperature and Supply Independent Biasing:





$$V_{ref} = I_{ref}R = 0.5V$$

R is the same type of resistance used in the bandgap

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 - Frequency Synthesizers - GSM Example (09/01/03)

Page 130-18

### Implementation of the D Flipflop with an Embedded NAND Gate



#### Positive Edge-Triggered Toggle Flipflop



Note that the master output,  $Q_i$ , always leads the slave output, Q, by 90°.

If the master output is used as the inputs to the control logic gates to generate the appropriate control signals for the prescaler, the delay requirement in a critical path of the prescaler loop is relaxed which causes reduction in power consumption.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-20

### Implementation of a 16/17 Dual Modulus Prescaler using Above Concepts



Uses the master outputs instead of the slave outputs to generate the control signals. When MC is high, the divide ratio is 17 and when MC is low, the divide ratio is 16.

#### **Accumulator**

A three-stage modulated fractional divider controller.



This circuit generates the modulus control signals for the multi-modulus prescaler.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 - Frequency Synthesizers - GSM Example (09/01/03)

Page 130-22

#### **Bias Circuitry**



Constant current:

$$I_{REF} = \frac{V_{BG}}{R_{ext}} \quad \text{where} \qquad V_{BG} = V_{BE3} + I_{PTAT}R_2 = V_{BE3} + \frac{V_T}{R_1} ln(n) \cdot R_2$$

Lecture 130 - Frequency Synthesizers - GSM Example (09/01/03)

Fig. 4.3-43

Page 130-24

#### **Bias Circuitry-Continued**

Distribution of the current avoids change in bias voltage due to IR drop in bias lines.

Slave bias circuit:



CMOS Phase Locked Loops © P.E. Allen - 2003



### Measurements - Close-In Spectrum

Close-in output spectrum with (962.5MHz) and without the delta-sigma modulator (962.715MHz, k = 1):



No delta-sigma modulator

With delta-sigma modulator

The phase noise at an offset frequency of 100kHz is about 1.7dB better with the modulator.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-26

# **Measurements – Single Sideband Phase Noise**

Loop bandwidth is 20kHz.



The measured phase noise is -110dBc/Hz at a 200kHz offset and -118dBc/Hz at a 600kHz offset.

### Measurement - Phase Noise with a 5kHz Loop Bandwidth

 $f_{ref}$  = 14MHz, k=0  $\rightarrow$  980MHz:

 $f_{ref} = 14\text{MHz}, k=1 \rightarrow 980.219\text{MHz}:$ 





The loop filter was connected to the output of the charge pump and the input of the VCO by long wires which caused some pick-up noise to occur at the input of the VCO resulting in spur-like spikes within the loop bandwidth.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-28

## **Measurements - Reference Sideband Spurs**

 $f_o = 962.5 \text{MHz}$ , loop bandwidth < 40 kHz



The sideband spurs are less than -73.5dBc.

#### **Measurements – Harmonic Distortion**



The measured second harmonic is -24dBc.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-30

## **Summary of Measured Results**

| Magayramant              | Drototyna 1 (NMOC VCO)                 | Drototyna 2 (DMOC VCO)                 |  |
|--------------------------|----------------------------------------|----------------------------------------|--|
| Measurement              | Prototype 1 (NMOS VCO)                 | Prototype 2 (PMOS VCO)                 |  |
| Close-in RMS Noise       | < 2°                                   | < 2°                                   |  |
| Phase noise @ 200kHz     | -110dBc/Hz                             | -110dBc/Hz                             |  |
| Frequency range          | 834-965 MHz                            | 862-1004.5 MHz                         |  |
| Reference Spurs          | <-71dBc                                | <-73.5dBc                              |  |
| 2 <sup>nd</sup> Harmonic | -24dBc                                 | -24dBc                                 |  |
| Simulated Settling Time  | 172µs                                  | 172μs                                  |  |
| Loop bandwidth           | 20kHz                                  | 20kHz                                  |  |
| Power dissipation        | $43 \text{mW} @ V_{DD} = 3.3 \text{V}$ | $43 \text{mW} @ V_{DD} = 3.3 \text{V}$ |  |
|                          |                                        | 6.6mW-VCO                              |  |
|                          |                                        | 6.9mW-Prescaler                        |  |
|                          |                                        | 1.3mW-Bias                             |  |
|                          |                                        | 2mW-Charge Pump                        |  |
|                          |                                        | 0.7mW-Reference Buffer                 |  |
|                          |                                        | 1mW-Digital                            |  |
|                          |                                        | 24.4mW-VCO Buffer                      |  |

# SUMMARY <a href="Mailto:CMOS Frequency Synthesizer State-of-art Performance">CMOS Frequency Synthesizer State-of-art Performance</a>

| Design           | [1]                 | [2]                 | [3]                  | [4]                 |
|------------------|---------------------|---------------------|----------------------|---------------------|
| Architecture     | Frac-N              | Dual Loop           | Frac-N               | Int-N               |
| Process          | 0.4μm CMOS          | 0.5μm CMOS          | 0.5μm CMOS           | 0.4μm CMOS          |
| Application      | DCS-1800            | GSM                 | GSM, AMPS            | WLAN                |
| Frequency        | 1.8GHz              | 900MHz              | 1.1GHz               | 2.6/5.2GHz          |
| Freq. Resolution | 200kHz              | 200kHz              | < 1Hz                | 23.5MHz             |
| Ref. Frequency   | 26.6MHz             | 1.6MHz&205MHz       | 7.944MHz             | 11.75MHz            |
| Loop BW          | 45kHz               | 40kHz & 27kHz       | 40kHz                | N/A                 |
| Chip Area        | 3.23mm <sup>2</sup> | 2.64mm <sup>2</sup> | 11.03mm <sup>2</sup> | 2.01mm <sup>2</sup> |
| Phase Noise      | -121dBc/Hz          | -121.8dBc/Hz        | -92 dBc/Hz           | -115dBc/Hz          |
|                  | @600MHz             | @600MHz             | @10kHz               | @10MHz              |
| Spurs            | -75dBc              | -79.5dBc            | -95dBc               | -53dBc              |
| Switching Time   | < 250µs             | < 830μs             | < 150µs              | 40μs                |
| Supply Voltage   | 3V                  | 2V                  | 2.5V – 4V            | 2.6                 |
| Power            | 51mW                | 34mW                | 25mW                 | 47mW                |

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-32

# **State-of-the Art Performance Summary – Continued**

| Design           | [5]                | [6]               | [7]                 | [8]                |
|------------------|--------------------|-------------------|---------------------|--------------------|
| Architecture     | Int-N              | Frac-N            | Frac-N              | DDS-Driven         |
| Process          | 0.24μm CMOS        | 0.35μm CMOS       | 0.5μm CMOS          | 0.25μm CMOS        |
| Application      | WLAN               | PCS               | GSM                 | DCS-1800           |
| Frequency        | 5GHz               | 1.9GHz            | 900MHa              | 1.7GHz             |
| Freq. Resolution | 22MHz              | 10kHz             | 12.5kHz             | 200kHz             |
| Ref. Frequency   | 11MHz              | 19.68MHz          | 25.6MHz             | ≈ 8MHz             |
| Loop BW          | 280kHz             | N/A               | 80kHz               | 52kHz              |
| Chip Area        | 1.6mm <sup>2</sup> | 5 mm <sup>2</sup> | $0.99 \text{ mm}^2$ | > 2mm <sup>2</sup> |
| Phase Noise      | -101dBc/Hz         | -104dBc/Hz        | -118dBc/Hz          | N/A                |
|                  | @1MHz              | @100kHz           | @600kHz             |                    |
| Spurs            | < -45dBc           | N/A               | -67dBc              | < -70dBc           |
| Switching Time   | N/A                | < 800µs           | < 100µs             | 150µs              |
| Supply Voltage   | 1.5V/2.0V          | 3V                | 1.5V                | 2.0V               |
| Power            | 25mW               | 60mW              | 30mW                | 9mW                |

#### **Bibliography for CMOS Frequency Synthesizers**

- 1. Jan Craninckx and Michel S.J.Steyaert, "A Fully Integrated CMOS DCS-1800 Frequency Synthesizer", *IEEE J. of Solid-State Circuits*, vol. 33, pp. 2054 -2065, Dec.1998
- 2. William S.T.Yan and Howard C. Luong, "A 2-V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Receivers", *IEEE J. of Solid-State Circuits*, vol. 36, pp. 204-216, Feb. 2001
- 3. Woogeun Rhee, Bang-Sup Song and Akbar Ali, "A 1.1-GHz CMOS Fractional-N Frequency Synthesizer with a 3-b Third-Order  $\Delta\Sigma$  Modulator", *IEEE J. of Solid-State Circuits*, vol. 35, pp. 1453-1460, Oct. 2000
- 4. Christopher Lam and Behzad Razavi, "A 2.6-GHz/5.2-GHz Frequency Synthesizer in 0.4-um CMOS Technology", *IEEE J. of Solid-State Circuits*, vol. 35, pp. 788-794, May 2000
- 5. Hamid R. Rategh, Hirad Samavati and Thomas H. Lee, "A CMOS Frequency Synthesizer with an Injection-Locked Frequency Divider for a 5-GHz Wireless LAN Receiver", *IEEE J. of Solid-State Circuits*, vol. 35, pp. 780-787, May 2000
- 6. Yido Koo, Hyungki Huh, Yongsik Cho, Jeongwoo Lee, Joonbae Park, Kyeongho Lee, Deog-Kyoon Jeong and Wonchan Kim, "A Fully Integrated CMOS Frequency Synthesizer With Charge-Averaging Charge Pump and Dual-Path Loop Filter for PCS- and Cellular-CDMA Wireless Systems", *IEEE J. of Solid-State Circuits*, vol. 37, pp. 536-542, May 2002
- 7. Chi-Wa Lo and Howard Cam Luong, "A 1.5-V 900-MHz Monolithic CMOS Fast-Switching Frequency Synthesizer for Wireless Applications", *IEEE J. of Solid-State Circuits*, vol. 37, pp. 459-470, April 2002
- 8. Andreas Lehner, Robert Weigel, Dieter Sewald, Herbert Eichfeld and Ali Hajimiri, "Design of a novel low-power 4th-order 1.7 GHz CMOS frequency synthesizer for DCS-1800", *ISCAS*, vol. 5, pp. 637 –640, 2000

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 130 – Frequency Synthesizers – GSM Example (09/01/03)

Page 130-34

### **Bibliography for CMOS Frequency Synthesizers**

- 9. Bernd-Ulrich Klepser, Markus Scholz, and Edmund Gotz, "A 10-GHz SiGe BiCMOS Phase-Locked-Loop Frequency Synthesizer", *IEEE J. of Solid-State Circuits*, vol. 37, pp. 328-335, March 2002
- 10. Byeong-Ha Park and Phillip E. Allen, "A 1GHz, Low-Phase-Noise CMOS Frequency Synthesizer with Integrated LC VCO For Wireless Communications", *Proc. Of Custom Integrated Circuits Conference*, pp. 567-570, 1998
- 11. Michael H. Perrott, Theodore L. Tewksbury III and Charles G. Sodini, "A 27-mW CMOS Fractional-N Synthesizer Using Digital Compensation for 2.5-Mb/s GFSK Modulation", *IEEE J. of Solid-State Circuits*, vol. 32, pp. 2048-2060, Dec 1997
- 12. B. Neurauter, G. Marzinger, T. Luftner, R. Weigel, M. Scholz, V. Mutlu. and J. Fenk, "GSM 900/DCS 1800 Fractional-N Frequency Synthesizer with Very Fast Settling Time", *IEEE MTT-S International Microwave Symposium Digest*, vol. 2, pp. 705-708, 2001
- 13. Bram De Muer and Michel S. J. Steyaert, "A CMOS Monolithic ΔΣ-Controlled Fractional-N Frequency Synthesizer for DCS-1800", *IEEE J. of Solid-State Circuits*, vol. 37, pp. 835-844, July 2002