# **LECTURE 160 - CDR EXAMPLES INTRODUCTION**

## **Objective**

The objective of this presentation is:

1.) Show two examples of clock and data recovery circuits in CMOS technology

#### **Outline**

- A 2.5-GB/s CDR in 0.25µm CMOS
- A 10-GB/s CDR in 0.18µm CMOS
- Course Summary

© P.E. Allen - 2003 CMOS Phase Locked Loops

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-2

#### A 2.5-GB/s CLOCK AND DATA RECOVERY CIRCUIT<sup>†</sup>

#### **Introduction**

Important considerations in this design are:

- Jitter
- VCO tuning range
- 2.5 GHz speed in 0.25µm CMOS technology
- Skew in phase detector and decision circuit

General block diagram of the architecture:



© P.E. Allen - 2003

<sup>&</sup>lt;sup>†</sup> B. Razavi, "A 2.5-Gb/s 15-mW clock recovery circuit," IEEE Journal of Solid-State Circuits, vol. 31, pp. 472 - 480, April 1996. CMOS Phase Locked Loops

#### **Jitter Issues**

Source of jitter:

• Input jitter, VCO device noise, VCO jitter due to ripple on control, supply and substrate noise.

Trade-offs in the choice of VCO gain,  $K_{VCO}$ :

- Low supply voltage necessitates high  $K_{VCO}$  for a given tuning range.
- For a given ripple on the control line, higher  $K_{VCO}$  results in higher jitter.

Solution:

Decompose the control line into fine and coarse control lines. The coarse control will be driven by the frequency detector and will remain quiet.



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-4

# **Frequency Detector**

Uses the Pottbacker quadrature frequency detector:



#### **Frequency Detector – Continued**

Add a charge pump to the previous circuit to get:



#### Comments:

- In the near-lock regions, the output carries enough DC content to signify the polarity of the frequency difference.
- In the far-from-lock regions, the output carries little information.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-6

## **Digital Search Algorithm with a Broad Range**



#### Comments:

- 8 bits of resolution in the capacitor array allows a frequency step of 2.1 MHz.
- The fine VCO control can have a gain of only 50MHz/V.



© P.E. Allen - 2003

CMOS Phase Locked Loops

## **VCO Circuit Implementation**



#### Comments:

- Continuous frequency tuning is obtained by varying the coupling between oscillators.
- The VCO has a fully differential control.
- The input V/I converter, M1-M2, linearizes the input transconductance with M3-M4.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-8

# **Capacitor Array**



#### Comments:

- The capacitors are divided into a 4-bit (MSB) segmented section and a 4-bit (LSB) binary-weighted section.
- Monotonicity guaranteed with up to 12.5% capacitor mismatch.
- Requires only 20 switched elements and has a worst case Q of 10.

#### **Quadrature Frequency Detector Implementation**

Use dummy loading to balance out delays.



# Circuit Implementation:





CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-10

# **Charge Pump Implementation**

Charge-Pump Circuit:



Pump-Down Operation:



No Up or Down Pulses:



This charge-pump has no current mismatch or charge mismatch.

#### Implementation of the Charge Pump - Continued

Conventional Implementation:

This implementation:





The modified implemention stabilizes the common-mode output of the charge pump to a specific value,  $V_{CM}$ .

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-12

# **Theoretical Jitter Analysis (Open Loop)**

Block diagram of the jitter model:



The variation of the jitter as a function of  $mT_s$  can be written as,

$$\Delta T(mT_s) \approx K_{VCO} \, \sqrt{\frac{mT_s}{2}} \, \sigma_n \, \frac{T_s}{2\pi}$$

Therefore,

$$\Delta T(t) \approx \sqrt{\frac{f_o t}{2}} \ \Delta T_{cc}$$

## Jitter Analysis - Continued

Recall that timing jitter creates phase noise, i.e.,



Illustration:



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-14

## Simulated Open- and Closed-Loop Jitter



Maximum closed-loop jitter =  $\sqrt{\frac{f_o}{2}} \Delta T_{cc} \sqrt{\frac{1}{2\pi f_L}}$  (J. McNeill, *JSSCC*, June 1997)

CMOS Phase Locked Loops

# **Measured VCO Characteristics**



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-16

# **Chip Microphotograph**



#### **Jitter Measurements**

PRBS of length  $2^{23}$ -1:



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-18

# **Recovered Clock Spectrum**



## **Eye Diagram**



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-20

## **Theoretical Jitter versus Measured Jitter**

Phase Noise  $S_{\phi}(f)$ 

 $f_o$ 

- Measured free-running VCO phase noise = -85 dBc/Hz
- Closed-loop bandwidth = 3.1 MHz
- Theoretical closed-loop jitter = 5.08 ps

TimingJitter



Fig. 4.2-38

Experimental closed-loop jitter = 5.1 ps

## **Summary of Experimental Results**

| Specification                      | Value           |
|------------------------------------|-----------------|
| Bit Rate                           | 2.5 Gb/s        |
| Capture Range                      | 540 MHz         |
| Phase Noise at 1-MHz Offset        | -92 dBc/Hz      |
| Jitter for PRBS 2 <sup>23</sup> -1 | 5.1 ps          |
| Power Dissipation:                 |                 |
| VCO                                | 11mW            |
| VCO Buffer                         | 8mW             |
| Phase detector and charge pump     | 28.5mW          |
| Frequency detector and comparator  | 7.5mW           |
| Total                              | 55mW            |
| Supply Voltage                     | 2.5V            |
| Die Area                           | 0.9 mm x 0.6 mm |
| Technology                         | 0.25 μm CMOS    |

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-22

## **Summary of 2.5 Gb/s Example**

- A method to resolve the conflict between a wide tuning range and low VCO sensitivity is described utilizing a dual-loop topology.
- An LC-based VCO with a segmented capacitor array is used to discretely tune the oscillation frequency.
- A charge pump that reduces drift in the event of no UP or DOWN pump signal is introduced.
- A method is proposed to estimate the closed-loop jitter based on the phase noise of the free-running VCO.

# A 10-Gb/s CMOS CLOCK AND DATA RECOVERY CIRCUIT WITH FREQUENCY DETECTION

#### **Specification and Technology**

Generic Clock and Data Recovery Block Diagram:



#### Issues are:

- Jitter
- Skew between  $D_{in}$  and Clk
- Suitability for implementation in VLSI technology
- Power dissipation

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-24

## **Choice of Technology**

Technology will be 0.18µm CMOS

## Consequences:

- Limited speed:
  - Digital latches < 10 GHz
  - Phase detector < 10 GHz
- Low supply voltage (1.8V):
  - Limits the choice of circuit topologies
  - Leads to a large VCO gain and potentially high jitter

#### **Choice of VCO**

- LC
  - Small jitter
  - High center frequency
  - Narrow tuning range
  - Single-ended control
- Ring Oscillator
  - Large jitter
  - Low center frequency
  - Wide tuning range
  - Differential control

#### **Phase Detector Design Issues**

1.) System level

Linear PD versus a bang-bang (Alexander)

2.) Technology limitations

Full rate PD versus a half rate PD

3.) Skew problems

No regeneration versus inherent regeneration

#### **Frequency Detector Design Issues**

1.) Capture range

Analog versus digital

2.) System complexity

Additional frequency detector versus phase detector compatibility

3.) Technology limitations

Full rate FD versus a half rate FD

CMOS Phase Locked Loops

© P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-26

## **Clock Data Recovery Architecture for this Example**





#### **Multiphase VCO**

Use a 4-stage ring oscillator with spiral inductors and MOS varactors.





#### Comments:

- The LC tank improves the phase noise of the oscillator
- The oscillation frequency is only a weak function of the number of stages

  If we model each stage by a parallel RLC circuit, the phase shift of each stage should be 45°. Therefore,

$$\operatorname{Arg}[Z(j\omega)] = 45^{\circ} \implies \tan^{-1}\left(\frac{L\omega}{R_{p}(1-LCQ\omega^{2})}\right) = 45^{\circ} \implies \omega_{osc} = \frac{1}{\sqrt{LC}}\sqrt{1-\frac{1}{Q}}$$

• The oscillator's common mode level is shifter to provide a large tuning range.

CMOS Phase Locked Loops

© P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-28

#### **Half-Rate Phase Detection**





$$V_1(0\rightarrow 1)$$
 
$$\begin{cases} V_Q = 0 \iff \text{Early Clock} \\ V_Q = 1 \iff \text{Late Clock} \end{cases}$$

$$V_{\rm I} (1 \rightarrow 0)$$
 
$$\begin{cases} V_{\rm Q} = 0 \iff \text{Late Clock} \\ V_{\rm Q} = 1 \iff \text{Early Clock} \end{cases}$$

If  $V_1$  makes a high-to-low transition,  $V_Q$  must be inverted to provide consistent phase error information.

CMOS Phase Locked Loops

# Overall Phase Detector (Anderson – U.S. Patent #3,626,298, 1971)



#### Comments:

- $CK_I$  and  $CK_O$  are 5GHz quadrature clock phases
- Data is a 10 Gb/s input data signal
- V<sub>out</sub> is a 10 Gb/s output data signal

CMOS Phase Locked Loops

© P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-30

# **Half-Rate Frequency Detection**



030906-01



$$V_{PD1}(0\rightarrow 1)$$
  $\begin{cases} V_{PD2} = 0 \implies \text{Slow Clock} \\ V_{PD2} = 1 \implies \text{Fast Clock} \end{cases}$   $V_{PD1}(1\rightarrow 0)$   $\begin{cases} V_{PD2} = 0 \implies \text{Fast Clock} \\ V_{PD2} = 1 \implies \text{Slow Clock} \end{cases}$ 

CMOS Phase Locked Loops

## **Half-Rate Frequency Detector**



#### Comments:

- $V_{FD}$  must carry unipolar pulses for fast and slow clock signals.
- $V_{FD}$  must be a tri-state signal in the locked condition.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-32

# **Modified Multiplexer**



## **Charge Pump**





CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-34

# **Output Buffer**



The inductors have a line width of  $4\mu m$  to achieve a high self-resonance frequency.

## **Measured Open-Loop VCO Characteristics**

# **Tuning Characteristic**



#### Phase Noise at 1MHz Offset



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-36

#### **Measured Recovered Clock**





Phase noise: -107 dBc/Hz at 1MHz offset.

 Input Sequence (PRBS)
 Jitter (pp) (ps)
 Jitter (rms) (ps)

 2<sup>23</sup>-1
 9.9
 0.8

 2<sup>7</sup>-1
 2.4
 0.4

# **Measured Data**



CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-38

# **Measured Jitter Transfer Characteristic**



Loop Bandwidth = 5.2 MHz Jitter Peaking = 0.04 dB

## **Measured Jitter Tolerance Characteristic**



BER@10Gb/s =  $10^{-9}$ 

BER@5Gb/s =  $10^{-12}$ 

Output buffer probably increases the BER at lower bit rates.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-40

# **Performance Summary**

| Characteristic            | Performance       |
|---------------------------|-------------------|
| Input Bit Rate            | 10 Gb/s           |
| Output Bit Rate           | 10 Gb/s           |
| Output Clock              | 5 GHz             |
| Capture Range             | 1.43 GHz          |
| RMS Jitter                | 0.8 ps            |
| Loop Bandwidth            | 5.2 MHz           |
| Power Dissipation         |                   |
| Oscillator:               | 30.6 mW           |
| PFD:                      | 42.2 mW           |
| Buffers and Bias Circuits | 18.2 mW           |
| Total                     | 91 mW             |
| Area                      | 1.75 mm x 1.55 mm |
| Supply Voltage            | 1.8V              |
| Technology                | 0.18 μm CMOS      |

#### **Summary of 10Gb/s Example**

- A half-rate architecture relaxes the speed constraints of the system.
- A four-stage LC oscillator provide multiple phases with low jitter.
- A half-rate phase and frequency detector with inherent retiming is introduced.
- Inductive peaking enhances speed of the output buffers.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 – Examples of CDR Circuits in CMOS (09/04/03)

Page 160-42

#### **COURSE SUMMARY**

#### **Outline of Material Covered**

Introduction to Phase Locked Loops (PLLs)

Systems Perspective of PLLs

- Linear PLLs
- Digital PLLs (DPLLs)
- All-Digital PLL (ADPLLs)
- PLL Measurements

Circuits Perspective of PLLs

- Phase/Frequency Detectors
- Filters and Charge Pumps
- Voltage Controlled Oscillators (VCOs)
- Phase Noise in VCOs

# PLL Applications and Examples

- Applications of PLLs
- Frequency Synthesizers for Wireless Applications
- Clock and Data Recovery Circuits

#### **Objective**

Understand and demonstrate the principles and applications of phase locked loops using integrated circuit technology with emphasis on CMOS technology.

#### **CMOS Technology**

How well does CMOS implement the PLL?

- Very good for digital circuits and lower speed analog circuits
- Practical speed limits are found around 5-10 GHz. The primary challenge here is the VCO
- At this point, circuit cleverness should allow most PLL applications to be possible and practical. With time, CMOS technology should allow the speed barrier to be pushed out.

CMOS Phase Locked Loops © P.E. Allen - 2003

Lecture 160 - Examples of CDR Circuits in CMOS (09/04/03)

Page 160-44

## **Some Key Points**

- CMOS is capable of implementing all types of PLLs LPLL, DPLL, and ADPLL
- Noise in the PLL consists of component noise and timing jitter, both resulting in phase noise.
- Blocks of the PLL include the PFD/PD, filter, and VCO.
- To reduce phase noise in PLLs due to the VCO:
  - Make the tank Q or resonator Q large
  - Maximize the signal power
  - Minimize the impulse sensitivity function (ISF)
  - Force the energy restoring circuit to function when the ISF is at a minimum and to deliver its energy in the shorted possible time.
  - The best oscillators will possess symmetry which leads to minimum upconversion of 1/f noise.

## **Applications of PLLs**

1.) Frequency synthesizer

GSM Bluetooth

2.) Clock and data recovery

2.5 Gb/s 10 Gb/s

#### **Pertinent References**

- 1. F.M Gardner, *Phaselock Techniques*, 2<sup>nd</sup> edition, John-Wiley & Sons, Inc., New York, 1979.
- 2. B. Razavi (ed.), *Monolithic Phase-Locked Loops and Clock Recovery Circuits*, IEEE Press, 1997.
- 3. R.E. Best, *Phase-Locked Loops: Design, Simulation, and Applications*, 4<sup>th</sup> edition, McGraw-Hill, 1999.
- 4. T. H. Lee and A. Hajimiri, "Oscillator Phase Noise: A Tutorial," *IEEE J. of Solid-State Circuits*, Vol. 35, No. 3, March 2000, pp. 326-335.
- 5. A. Hajimiri, S. Limotyrakis, and T. H. Lee, "Jitter and Phase Noise in Ring Oscillators," *IEEE J. of Solid-State Circuits*," Vol. 34, No. 6, June 1999, pp. 790-336.
- 6. B. Razavi, Design of Integrated Circuits for Optical Communications, McGraw-Hill, 2003
- 7. Recent publications of the *IEEE Journal of Solid-State Circuits* and the proceedings of the *International Solid-State Circuits Conference*.