# Processors and Memory

System Processors
CPU Avrchitecture
Memory Systems
Memory Addressing
Memory Management in Software





# System processors

- Two main families of CPU for desktop computers
  - Intel (Core line)
  - AMD (Athlon)
- Both families use x86 instruction set
  - CPU hardware very different between Intel & AMD
  - software compatible
- Intel
  - Core i3 (low end), i5 (mid range), i7 (high end)
- AMD
  - first to bring 64 bit CPU to desktop
  - first to attach memory directly to CPU
  - first to offer desktop multicore CPUs



# Sample x86 assembler

```
.model small
.stack 100h
.data
msg db 'Hello world!$'
.code
start:
    mov ah, 09h; Display the message
   lea dx, msg
   int 21h
    mov ax, 4C00h; Terminate the executable
   int 21h
end start
```

- From Wikipedia



# **Assembly Language**

#### Machine code is the language the CPU uses.

- It can be written in a more human-readable format called <u>assembly language</u>
- Sterranguages are general unique to every different CPU make or model.
- Code written in this language can be <u>assembled</u> into machine code.
- The instruction stream at bottom is actually what is executed and is saved in an <u>object</u> <u>file</u>

#### Machine code bytes

```
B8 22 11 00 FF
01 CA
31 F6
53
8B 5C 24 04
8D 34 48
39 C3
72 EB
C3
```

#### Instruction stream

```
B8 22 11 00 FF 01 CA 31 F6 53 8B 5C 24
04 8D 34 48 39 C3 72 EB C3
```

# Syntax is: Action, Dest Src Assembly language statements

```
foo:
movl $0xFF001122, %eax
addl %ecx, %edx
xorl %esi, %esi
pushl %ebx
movl 4(%esp), %ebx
leal (%eax, %ecx, 2), %esi
cmpl %eax, %ebx
jnae foo
retl
```

**Intel Core (64bit)** 



# **Assembly Language**

#### **Machine code** is the language the CPU uses.

- It can be written in a more human-readable format called <u>assembly language</u>
- assembly language
- The same code stream, but now interpreted by an old 32-bit intel chip.
- Note how the text is different to that of the previous slide!
- Note how the binary is not (!!!)

# Machine code bytes 0000 B82211 0003 00FF 0005 01CA 0007 31F6 0009 53 000A 8B5C24 000D 018D3448 0011 39C3 0013 72EB

#### Instruction stream

```
B8 22 11 00 FF 01 CA 31 F6 53 8B 5C 24 04 8D 34 48 39 C3 72 EB C3
```

In fact, backward compatibility of its binary op-code Intel's biggest features.

Assembly language statements

```
MOV AX,1122

ADD BH,BH

ADD DX,CX

XOR SI,SI

PUSH BX

MOV BX,[SI+24]

ADD [DI+4834],CX i

CMP BX,AX

JB 0000

RET
```

Intel 8086 (32bit)

was one of



# **CPU Processor sockets**

- CPUs sit in a motherboard socket
  - motherboard socket has pins, CPU connects with the pins
  - since Core and Athlon CPUs have different designs, they have different socket designs
  - newer CPUs might not be supported by older motherboards





### **CPU Architexture**



- Arithmetic Logic Unit (ALU) performs arithmetic and logic functions
  - B-Bus = A-Bus operation C-bus
- <u>Register stack</u> high speed'scratch pad'to store data currently being processed
- Memory Data Register (MDR) stores data just received from, or to be written to memory
- <u>Memory Address Register (MAR)</u> stores address of memory to be accessed next
- **Program Counter (PC)** stores address of next instruction
- Stack Pointyer (SP) stores call return address and temporary local values



# Add / SUB circuit



# Simple ALU (using Logisym)

#### Full 8-bit ALU



determine which circuit's output is actually

wired to the ALU output.



# **CPU** architecture

- Instructions per clock (IPC)
  - amount of work performed per clock tick
  - some designs have fast clock ticks but lower IPC
  - faster clock speeds consume more energy
- Instruction pipelining (superscalar architectures)
  - analogous to an assembly line, where each worker on the line does a small amount of work building an item (say, a car), which moves down the line from one worker to another
  - basic instruction cycle (fetch, decode, execute, store) can be pipelined (e.g. while one instruction is being executed, another is being decoded)
  - steps in the instruction cycle can be broken down into micro-ops that can be pipelined
  - length of pipeline is called its depth

# **CPU** architecture



- Pipelining enhances throughput
  - individual instruction doesn't run any faster

# Fetch Execute Cycle

- Fetch
  - copy pc to MAR
  - Get instruction into MDR
- Decode
  - Identify operation and operands
- Execute
  - Carry out instruction
  - May require additional memory fetches
- Store
  - Put data to be stored in MDR
  - Put location into MAR

# **CPU** architecture

- Pipelines may stall
  - e.g. an instruction need to wait for memory
  - causes a 'bubble' in the pipeline where no work is being done

#### Branch prediction

- CPU estimates what future instructions will be, and performs them inside a pipeline stall or other 'spare time'
- quite good predictions possible, but not perfect

#### Out of order execution

 instructions re-arranged in pipeline to reduce overall processing time and minimise stalls

# **CPU Multiprocessing**

- Symmetric multiprocessing
  - CPU has more than one (identical) core (i5 core shown below)
    - e.g. Intel Core i7 series has 2, 4, 6, 8 (8 is most common) or 6 cores
  - cores work in parallel
  - thus more than one instruction executed at once



diagram: Intel Corporat



# RISC and CISC Architecture

- CPU architecture can be broadly classified into two different types:
- CISC Complex instruction Set
- RISC Reduced instruction Set

 Another distinction that can be made is the Von Neumann model memory model vs the Harvard memory model – we will discuss this later

# CISC – Complex Instruction Set

- When modern CPU's were first developed, memory was very expensive
- Programs could be smaller if instructions were more powerful and could perform multiple operations
- Example: Multiply two numbers together store the result.
- HLL: c = a \* b;
- CISC MULT A,B,C

# CISC

- Multiple operations lead to many different kinds of instructions that access memory
- This results in length variable and fetch-decode-execute time unpredictable – making it more complex
- Thus hardware handles the complexity
- X86 hardware is like this

# RISC

- Attempt to make architecture simpler
- Reduced number of instructions in the instruction set
- Need more instructions to do the same thing compared to CISC
- Try to educe the number of memory accesses required by increasing the number of registers
- The multiply example would become:

```
LOAD 1,A
LOAD 2,B
MULT 1,2
STORE 1,C
```

# RISC

- A RISC processor will generally have:
- A large number of general purpose registers
- A small number of instructions with the same format
- Optimization of instruction pipeline
- Uniform instruction size and format should make pipelining easier

# System processors

#### Advanced RISC Machines

- Some designers of RISC architecture license their designs to hardware manufactures, and have lots of different options
- used in smart phones, tablets, embedded systems
- not x86 compatible
- some chip designs have heterogeneous cores
  - low-power low-performance cores teamed with more powerful but more power-hungry cores.
  - cores activated or deactivated according to processor workload
  - very efficient use of electricity

# **ARM Architecture**

|              | 0                   |                                                                                                                                                        |                                                                                                                     | D . ( .         |                 |
|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|
| A 1.24       | Core                |                                                                                                                                                        | D (1)                                                                                                               | Refe-           |                 |
| Architecture | bit-width           |                                                                                                                                                        | Profile                                                                                                             | rences          |                 |
| ARM Holdings | Third-par           | •                                                                                                                                                      |                                                                                                                     |                 |                 |
| ARMv1        | 32 <sup>[a 1]</sup> | ARM1                                                                                                                                                   |                                                                                                                     | Classic         |                 |
| ARMv2        | <u>32[a 1]</u>      | ARM2, ARM250, ARM3                                                                                                                                     | Amber, STORM Open Soft Core <sup>[39]</sup>                                                                         | Classic         |                 |
| ARMv3        | 32[a 2]             | ARM6, ARM7                                                                                                                                             |                                                                                                                     | Classic         |                 |
| ARMv4        | <u>32[a 2]</u>      | ARM8                                                                                                                                                   | StrongARM, FA526, ZAP Open Source Processor Core <sup>[40]</sup>                                                    | Classic         |                 |
| ARMv4T       | 32[a 2]             | ARM7TDMI, ARM9TDMI, SecurCore S C100                                                                                                                   |                                                                                                                     | Classic         |                 |
| ARMv5TE      | 3                   | 2ARM7EJ, ARM9E, ARM10E                                                                                                                                 | XScale, FA626TE, Feroceon, PJ1/Mohawk                                                                               | Classic         |                 |
| ARMv6        | 3                   | 2 <u>ARM11</u>                                                                                                                                         |                                                                                                                     | Classic         |                 |
| ARMv6-M      | 3                   | 2 ARM Cortex-M0, ARM Cortex-M0+, AR                                                                                                                    | M Cortex-M1, SecurCore SC000                                                                                        | Microcontro     | <u>oller</u>    |
| ARMv7-M      | 3                   | 2 ARM Cortex-M3, SecurCore SC300                                                                                                                       |                                                                                                                     | Microcont       | roller          |
| ARMv7E-M     | 3                   | 2 ARM Cortex-M4, ARM Cortex-M7                                                                                                                         |                                                                                                                     | Microcont       | roller          |
|              |                     | ARM Cortex-M23,[41] ARM Cortex-                                                                                                                        |                                                                                                                     | Microcont       |                 |
| ARMv8-M      |                     | 2 M33 <sup>[42]</sup>                                                                                                                                  |                                                                                                                     | roller          | [43]            |
| ARMv7-R      | 3                   | 2 ARM Cortex-R4, ARM Cortex-R5, ARM                                                                                                                    | Cortex-R7, ARM Cortex-R8                                                                                            | Real-time       |                 |
| ARMv8-R      | 3                   | 2 <u>ARM Cortex-R52</u><br>ARM Cortex-A5, ARM Cortex-A7, ARM<br>Cortex-A8, ARM Cortex-A9, ARM<br>Cortex-A12, ARM Cortex-A15, ARM                       |                                                                                                                     | Real-time       | [44][45][46]    |
| ARMv7-A      | 3                   | 2 Cortex-A17                                                                                                                                           | Qualcomm Krait, Scorpion, PJ4/Sheeva, Apple Swift                                                                   | Application     |                 |
| ARMv8-A      | 3                   | 2 ARM Cortex-A32                                                                                                                                       |                                                                                                                     | Application     | n               |
|              |                     |                                                                                                                                                        | X-Gene, Nvidia Project Denver, Cavium Thunder X,[51][52][53]                                                        |                 |                 |
| ARMv8-A      | <u>64/32</u>        | ARM Cortex-A35, <sup>[47]</sup> ARM Cortex-<br>A53, ARM Cortex-A57, <sup>[48]</sup> ARM Cortex-<br>A72, <sup>[49]</sup> ARM Cortex-A73 <sup>[50]</sup> | AMD K12,<br>Apple Cyclone/Typhoon/Twister/Hurricane/Zephyr,<br>Qualcomm Kryo, Samsung M1 and M2<br>("Mongoose")[54] | Applicatio<br>n | [55][56]        |
| ARMv8.1-A    | 64/32               | TBA                                                                                                                                                    | ThunderX2 <sup>[57]</sup>                                                                                           | Application     | n               |
|              |                     |                                                                                                                                                        |                                                                                                                     | Applicatio      |                 |
| ARMv8.2-A    | 64/32               | ARM Cortex-A55, <sup>[58]</sup> ARM Cortex-A75, <sup>[5</sup>                                                                                          | <sup>[9]</sup> ARM Cortex-A76 <sup>[60]</sup>                                                                       | n               | [61]            |
| ARMv8.3-A    | 64/32               | TBA                                                                                                                                                    | Apple A12 Bionic                                                                                                    | Application     | <sub>n</sub> 21 |
| ARMv8.4-A    | 64/32               | TBA                                                                                                                                                    |                                                                                                                     | Application     | n               |
|              |                     |                                                                                                                                                        |                                                                                                                     |                 |                 |

# **RISC**

|                          | CISC processor | RISC processor |
|--------------------------|----------------|----------------|
|                          | Intel 80486    | Sun SPARC      |
| Year developed           | 1989           | 1987           |
| Num. instructions        | 235            | 69             |
| Instruction Size (bytes) | 1-11           | 4              |
| Addressing modes         | 11             | 1              |
| GP Registers             | 8              | 40-520         |

# Which is faster?



$$\frac{\text{time}}{\text{program}} = \frac{\text{time}}{\text{cycle}} \times \frac{\text{cycles}}{\text{instruction}} \times \frac{\text{instructions}}{\text{program}}$$

Program time = (cycle time / inst per
cycle ) \*
 # of instructions
Answer: It depends

# CISC vs RISC

| CISC                                             | RISC                                      |  |
|--------------------------------------------------|-------------------------------------------|--|
| Emphasis on hardware                             | Emphasis on software                      |  |
| Multiple instruction sizes and formats           | Instructions of same set with few formats |  |
| Less registers                                   | Uses more registers                       |  |
| More addressing modes                            | Fewer addressing modes                    |  |
| Extensive use of microprogramming                | Complexity in compiler                    |  |
| Instructions take a varying amount of cycle time | Instructions take one cycle time          |  |
| Pipelining is difficult                          | Pipelining is easy                        |  |

Risc - each instruction takes the same
time,
Simpler architechure -> smaller, faster,
more cache



# **CPU** architecture

- Computation speed-up of a task not linear
  - many problems are not 100% parallelisable
  - overhead involved in coordinating sharing of work between cores
  - access to memory must be coordinated
  - keeping each cores cache consistent is difficult
- Often each core is performing a different task

# Hyper Threading

#### Best described using a Kitchen metaphor

- Multi-processing
  - 3 Kitchens, 1 chef in each
  - Can work independently
  - Only share a delivery bench for waiter delivery to customers
  - Comparatively little congestion

#### Threads

- 5 Chefs sharing one kitchen
- Can make much better use of kitchen facilities
- Unless organised, can easily get in each other's way
- Sacrifice indepdence for utility

# Hyper Threading

- Simultaneous multithreading (SMT)
  - pipeline stalls are inevitable so use that wasted CPU time
  - use stalls in running one thread of execution to run another thread of execution
  - operating system thus sees a single core as two logical cores, and schedules different tasks to each
  - example: Intel's Hyper-threading

# Hyper Threading





# Other Processing Models

 In the "standard" CPU model, the CPU executes one instruction at a time, operating on one piece of data

```
    Eg

            Load 1,A
            Load 2,B
            Add 2,1

    Store 2,B
```

 This is known as a Single Instruction, Single Data or SISD computer

# Parallel Processing

- Some applications, especially graphics related, perform the same calculations many times, but on different data
- This type of processing can be made much faster if we are able to perform the same calculation on many different pieces of data at once
- To see how this can work we first need a basic understanding of the main steps involved in graphics processing...

# **Graphics Processing**

- Ultimate goal: display a series of images on a screen (2D)
- Images consist of pixels, which have colour and brightness
- However the internal model of an image is a collection of 3D objects and a lighting source

# **Graphics Processing**

Shapes are represented as coordinates in 3D space)



# Graphics

 We also have some shading, or texture information to add in



# Graphics

- Surfaces are normally broken up into triangles, and these are very easy to manipulate mathematically.
- Curved surfaces are approximated by using a very large number of triangles



# Graphics

- As the "camera" or view changes the objects need to be rotated around an arbitrary point
- The change in position can be calculated by applying a rotation matrix to all of the vertices (ie same instructions applied to a large amount of data)

# Perspective

 Once rotation is complete, we need to determine which objects, or parts of objects are visible from a given position (Camera Position)

This requires calculating points of intersection



Again same calculations applied to lots of different data

- All these steps involve lots of calculations on three dimensional coordinates, and hence a lot of matrix calculations
- However in many cases the same calculation is repeated performed on different data

# SIMD

 In a Single Instruction Multiple Data Computer model, one instruction can operate on multiple data sets



# SIMD

 This is implemented as multiple processors that each follow the same instructions, but have some local memory where they can store the data it is working on



# **GPU vs CPU**



Figure 1-2. The GPU Devotes More Transistors to Data

A typical GPU has many more processors compared to a CPU

# Nvida Maxwell Architechure

# MAXWELL "GM204" Top Level

- 5.2 Billion Transistors
- 2x performance vs GK104
- ▶ 16 SMM
- 2048 CUDA Cores
- 16 Geometry Units
- 128 Texture Units
- 64 ROP Units
- 256-bit GDDR5



# SIMD

- SIMD processors are partiincularly useful in applications where the same operation needs to be applied to large amounts of data such as
- Digital Signal Processing (DSP)
- Computer Graphics

# Summatu

- System Processors
  - Assembler / machine language
  - CPU Architecture
    - ALU
    - Pipelining
    - Multiprocessing
    - RISC / CISC
    - SIMD
      - Hyper Threading
      - Graphics