

## USB/Power/Reset



## **Enable Switch**



## Debug Header



## Stackup/Controlled Impedance:

SD Signals: 50 Outer layer: 0.29mm width

Inner layer: 0.23mm width USB: 90 Diff Pair

Outer layer: 0.19mm width, 0.11mm spacing Inner layer: 0.13mm width, 0.11mm spacing MCU -> PHY - 50 Single-Ended

Outer layer: 0.29mm width, 0.127mm spacing Inner layer: 0.24mm width, 0.127mm spacing

JLCPCB Stackup: JLC7628



F7\_SWO (PB3)
F7\_JTDI (PA15)
F7\_SWCLK (PA14)
F7\_SWDIO (PA13)
ESP\_MTDO
ESP\_MTCK
ESP\_MTDI
ESP\_MTDI
ESP\_MTDI
ESP\_MTMS
ESP\_TX (PC12)
ESP\_RX (PD2)
ESP\_RST (PF7)
ESP\_RST
EFT\_ITDO
FFT\_JTDI
FFT\_SWCLK
FFT\_SWDIO
FFT\_SWDIO
ESP\_MTDI
ESP\_MTCK
TSP\_MTCK
TSP\_MTDI
TSP\_MTMS
TSP\_MTMS
TSP\_MTMS
TSP\_TX
TSP\_BOOT
TSP\_RST
TSP\_BOOT
TSP\_RST

ETH\_MDIO (PA2) 84 ETH\_RXD0 (PC4)
85 ETH\_RXD1 (PC5)
ETH\_CRS\_DV (PA7)

 SD\_IN\_L
 28
 SD2\_IN\_L (PG6)

 SD\_CLK
 47
 SD2\_CLK (PD6)

 SD\_CMD
 51
 SD2\_CMD (PD7)

 SD\_D1
 51
 SD2\_D1 (PG10)

 SD\_D0
 52
 SD2\_D0 (PG9)

 SD\_D2
 54
 SD2\_D2 (PG11)

 SD\_D3
 56
 D15/SD2\_D3 (PG12)









Date: 2023.01

Drawn By: bryan costanich