

## **RAM**



## **FLASH**





Sheet: /memory/
File: Ram\_Flash.sch

Title: Core Compute Module V2

 Size: B
 Date: 2021-08-02
 Rev: A

 KiCad E.D.A. kicad (5.1.10)-1
 Id: 2/4

## **ESP32**



Table 1. SKYA21001 Signal Descriptions

| Pin | Name | Description                             | Pin | Name | Description               |
|-----|------|-----------------------------------------|-----|------|---------------------------|
| 1   | J3   | RF output <sup>1</sup> External Ant     | 4   | V1   | DC control voltage GPIO27 |
| 2   | GND  | Ground                                  | 5   | J1   | RF output <sup>1</sup>    |
| 3   | J2   | RF output <sup>1</sup> On Board Antenna | 6   | V2   | DC control voltage GPIO26 |

A 100 pF blocking capacitor is required for >500 MHz operation. Use larger value capacitors for lower frequency operation.

|          | WIID  | FRNFS   | S LABS |
|----------|-------|---------|--------|
| <u> </u> | VVILL | LIVITLE | J LADJ |

| •              |                   |                     |  |
|----------------|-------------------|---------------------|--|
| Sheet: /ESP32/ |                   |                     |  |
| File: ESP32.sc | h                 | Designer: S.Johnson |  |
| Title: Core    | Compute Module V2 |                     |  |
| Size: A4       | Date: 2021-08-02  | Rev: A              |  |
| KiCad E.D.A.   | kicad (5.1.10)-1  | ld: 3/4             |  |

