$\begin{array}{c} \textbf{Dongyang Wu} \\ \textbf{wudongya@usc.edu} \mid \textbf{www.linkedin.com/in/william-wu-dongyang/} \end{array}$ 

# EDUCATION

| University of Southern California (USC) Master of Electrical Engineering; GPA: 4.0/4.0 | Los Angeles, CA<br>08/2022-05/2024 |
|----------------------------------------------------------------------------------------|------------------------------------|
| • C                                                                                    |                                    |
| o 0                                                                                    |                                    |
| o u                                                                                    |                                    |
| o r                                                                                    |                                    |
| ○ S                                                                                    |                                    |
| o e                                                                                    |                                    |
| 。 s                                                                                    |                                    |
| 。"                                                                                     |                                    |
| o:                                                                                     |                                    |
| 。"                                                                                     |                                    |
| 0                                                                                      |                                    |
| 。 D                                                                                    |                                    |
| ∘ i                                                                                    |                                    |
| 。 g                                                                                    |                                    |
| • i                                                                                    |                                    |
| $\circ$ t                                                                              |                                    |
| • a                                                                                    |                                    |
| o 1                                                                                    |                                    |
| 0                                                                                      |                                    |
| 。 S                                                                                    |                                    |
| o y                                                                                    |                                    |
| • s                                                                                    |                                    |
| $\circ$ t                                                                              |                                    |
| • e                                                                                    |                                    |
| o m                                                                                    |                                    |
| 0                                                                                      |                                    |
| o D                                                                                    |                                    |
| • e                                                                                    |                                    |
| • s                                                                                    |                                    |
| o i                                                                                    |                                    |
| o g                                                                                    |                                    |
| o n                                                                                    |                                    |
| 0                                                                                      |                                    |
| o (                                                                                    |                                    |
| • E                                                                                    |                                    |
| o E                                                                                    |                                    |
| o 5                                                                                    |                                    |
| o 6                                                                                    |                                    |
| o 0                                                                                    |                                    |
| 。)                                                                                     |                                    |
| · ,                                                                                    |                                    |

0

 $\circ$  C

o 0

 $\circ$  m

o p

 $\circ$  u

 $\circ$  t

o e

 $\circ$  r

0

o S

o y

0 S

 $\circ$  t

o e

 $\circ$  m

 $\circ$  s

0

• A

o r

 $\circ$  c

hi

o t

o e

• c

 $\circ$  t

 $\circ$  u

 $\circ$  r

o e

0

o (

 $\circ$  E

E5

o 5

o 7

o )

۰,

0

 $\circ$  M

o O

o S

0

 $\circ$  V

 $\circ$  L

 $\circ$  S

o I

0

 $\circ$  C

o i

 $\circ$  r

 $\circ$  c

o u

 $\circ$  i

o t

0

o D

o e

0 S

o i

o g

 $\circ$  n  $\circ$ 

o (

o E

o E

47

o 7

o )

0,

0

 $\circ$  C

о o

o m

o p

 $\circ$  u

te

 $\circ$  r

0

0 S

o y

o s

 $\circ$  t

o e

m s

0

o O

 $\circ$  r

 $\circ$  g

o a

 $\circ$  n

 $\circ$  i

0 Z

o a

 $\circ$  t

 $\circ$  i

o 0

 $\circ$  n

0

o (

o E

o E

o 4

o 5

o 7

 $\circ$  )

۰,

0

o I

nt

 $\circ$  r

o 0

 $\circ$  d

 $\circ$  u

 $\circ$  c

 $\circ$  t

o i

o 0

 $\circ$  n

t

o 0

。 。 C

0 0

 $\circ$  m

o p

o u

 $\circ$  t

o e

 $\circ$  r

0

o N

etwork

s(

• E

o E

45

0

)

• The Chinese University of Hong Kong, Shenzhen (CUHKSZ) Bachelor of Computer Science and Engineering; GPA: 3.4/4.0

Shenzhen, China 09/2018-06/2022

## SKILLS

**Programming Languages**: Python, C/C++, Verilog, VHDL, SQL, MIPS

**EDA Tools**: Virtuoso, QuestaSim, Xilinx Vivado **Protocols**: TCP/IP, USB, SPI, AXI, PCIe, MOESI

Tools: UNIX, Linux, Git, Makefile, CUDA

# **PROJECTS**

## • Tomasulo Out-of-Order CPU

06/2023-08/2023

- o Designed CPU with Out-of-Order Execution and In-order Commitment.
- Implemented Branch Prediction Buffer(BPB) and Return Stack Address(RAS) for speculative execution beyond branches.
- Implemented BRAM-based Copy Free Check-pointing (CFC) with RRAT for recovery from path misprediction.
- Implemented Store Buffer(SB), Store Address Buffer(SAB), Reorder Buffer(ROB), 2-stage Dispatch Unit, Free Register List(FRL) and Issue Unit(IU).

# • PCIe Physical Layer Design

06/2023-08/2023

- o Designed physical layer components for PCIe 2-lane system.
- o Implemented Elastic Buffer with Primed Method to achieve Clock Domain Crossing by adjusting Skip Ordered Set.
- Implemented Deskew Buffer to eliminate skew between lanes.

## • VLSI CMOS Design

01/2023-05/2023

- o Designed basic combinational and sequential circuits using Cadence Virtuoso.
- o Accounted for 20-bit mux unit, 20-bit Han-Carlson adder unit 20-bit register Schematic and Layout design work
- $\circ$  Integrated components using wave pipeline with the area of 5.96  $mm^2$  in 2.0 GHz (cycle time=0.5 ns).
- Validated the correctness of all aforementioned components with vector file and cleared DRC and LVS errors.