## **Clocking Wizard**

- Clocking Options, Input Clock Information: 100.000 MHz Input Frequency
- Output Clocks, clk\_out1: 160 MHz Output Freq is Requested
- Output Clocks, clk\_out2: 200 MHz Output Freq is Requested
- Output Clocks: disable reset, power\_down, input\_clk\_stopped, locked, clksbstopped

## VIO (Virtual Input/Output)

- Component Name, General Options, Input Probe Count: 2
- Component Name, General Options, Output Probe Count: 0
- Component Name, PROBE IN Ports, PROBE IN1: 28
- Component Name, PROBE\_IN\_Ports, PROBE\_IN2: 32

## MIG (Memory Interface Generator)

- (1) MIG Output Options: check Create Design
- (1) MIG Output Options, Component Name: mig\_7series\_0
- (1) MIG Output Options, Multi-Controller: 1
- (1) MIG Output Options, AXI4 Interface: uncheck
- (2) Pin Compatible FPGAs: uncheck
- (3) Memory Selection: check DDR3 SDRAM
- (4) Options for Controller 0, Clock Period: 3125 (320.0 MHz) Note that one-fourth of this 320MHz clock is used as the operating frequency of w\_ui\_clk, which is 80MHz.
- (4) Options for Controller 0, Memory Type: MT41K128M16XX-15E
- (4) Options for Controller 0, Memory Type: Create Custom Part
- (4) Options for Controller 0, Memory Voltage: 1.35V
- (4) Options for Controller 0, Data Width: 16
- (4) Options for Controller 0, Data Mask: check
- (4) Options for Controller 0, Number of Bank Machines: 4
- (4) Options for Controller 0, Ordering: Strict
- (5) Memory Options C0, Input Clock Period: 6250 ps (160 MHz)
- (5) Memory Options C0, Read Burst Type and Length: Sequential
- (5) Memory Options C0, Output Driver Impedance Control: RZQ/6
- (5) Memory Options C0, RTT: RZQ/6
- (5) Memory Options C0, Controller Chip Select Pin: Enable
- (5) Memory Options C0, Memory Address Mapping Selection: check below (BANK, ROW, COLUMN)
- (6) FPGA Options, System Clock: No Buffer
- (6) FPGA Options, Reference Clock: No Buffer
- (6) FPGA Options, System Reset Polarity: ACTIVE HIGH
- (6) FPGA Options, Debug Signals for Memory Controller: OFF
- (6) FPGA Options, Internal Vref: Check
- (6) FPGA Options, IO Power Reduction: ON
- (6) FPGA Options, XADC Instantiation: Enabled
- (7) Extended FPGA Options, Internal Termination Impedance: 50 Ohms
- (8) IO Planning Options: check Fixed Pin Out: Pre-existing pin out is known and fixed
- (9) Pin Selection: click Read XDC/UCF, and select a file named arty\_a7\_mig.ucf, and click Validate
- (10) System Signals Selection, sys\_rst: No connect

- (10) System Signals Selection, init\_calib\_complete: No connect
- (10) System Signals Selection, tg\_compare\_error: No connect