Impedancemetry of multiplexed quantum devices using an on-chip cryogenic CMOS active inductor

L. Le Guevel, G. Billiot, S. De Franceschi, A. Morel, X. Jehl, A.G.M. Jansen, G. Pillonnet

PII: S2709-4723(23)00031-X

DOI: https://doi.org/10.1016/j.chip.2023.100068

Reference: CHIP 100068

To appear in: Chip

Received Date: 17 February 2023 Revised Date: 4 August 2023

Accepted Date: 20 September 2023

Please cite this article as: Le Guevel L, Billiot G, De Franceschi S, Morel A, Jehl X, Jansen AGM, Pillonnet G, Impedancemetry of multiplexed quantum devices using an on-chip cryogenic CMOS active inductor, *Chip*, https://doi.org/10.1016/j.chip.2023.100068.

This is a PDF file of an article that has undergone enhancements after acceptance, such as the addition of a cover page and metadata, and formatting for readability, but it is not yet the definitive version of record. This version will undergo additional copyediting, typesetting and review before it is published in its final form, but we are providing this version to give early visibility of the article. Please note that, during the production process, errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal pertain.

© 2023 The Author(s). Published by Elsevier B.V. on behalf of Shanghai Jiao Tong University.



## **Graphical Abstract**

Impedancemetry of multiplexed quantum devices using an on-chip cryogenic CMOS active inductor

L. Le Guevel, G. Billiot, S. De Franceschi, A. Morel, X. Jehl, A.G.M. Jansen, G. Pillonnet

## Highlights

Impedancemetry of multiplexed quantum devices using an on-chip cryogenic CMOS active inductor

L. Le Guevel, G. Billiot, S. De Franceschi, A. Morel, X. Jehl, A.G.M. Jansen, G. Pillonnet

- Integrated CMOS circuit operating at 4.2 K for the measurement of quantum capacitance at aF-level.
- Novel method of impedancemetry for a resonant circuit with an active inductance connected to a gated quantum device, suitable for the readout of charge and spin qubits.
- Application to individually addressed on-chip nanometric transistors revealing signatures of confined electronic states.
- Advantages with respect to the well-established reflectometry method given by the very-low footprint of the circuit and by the tuning capabilities of the active inductance with respect to frequency and quality factor of the resonator.

# Impedancemetry of multiplexed quantum devices using an on-chip cryogenic CMOS active inductor

L. Le Guevel<sup>a,b,c</sup>, G. Billiot<sup>a</sup>, S. De Franceschi<sup>b</sup>, A. Morel<sup>a,d</sup>, X. Jehl<sup>b</sup>, A.G.M. Jansen<sup>b</sup>, G. Pillonnet<sup>a</sup>

<sup>a</sup> Univ. Grenoble Alpes, CEA, LETI, F-38000 Grenoble, France
<sup>b</sup> Univ. Grenoble Alpes, CEA, Grenoble INP, IRIG, PHELIQS, F-38000 Grenoble, France
<sup>c</sup> Department of Electrical and Computer Engineering, University of Massachusetts-Amherst, MA, USA
<sup>d</sup> Univ. Savoie Mont Blanc, SYMME, F-74000 Annecy, France

#### **Abstract**

In the pursuit for scalable quantum processors, significant effort is being devoted to the development of cryogenic classical hardware for the control and readout of a growing number of qubits. In this manuscript, we present a novel approach called impedancemetry that is suitable for measuring the quantum capacitance of semiconductor qubits connected to a resonant LC-circuit. The impedancemetry circuit exploits the integration of a CMOS-based active inductor in the resonator with tunable resonance frequency and quality factor, enabling optimization of readout sensitivity for quantum devices. The realized cryogenic circuit allows fast impedance detection with a measured capacitance resolution down to 10 aF and an input-referred noise of 3.7 aF/ $\sqrt{\text{Hz}}$ . At 4.2 K, the power consumption of the active inductor amounts to 120 µW, with an additional dissipation for on-chip current excitation (0.15 µW) and voltage amplification (2.9 mW) of the impedance measurement. Compared to commonly used schemes based on dispersive RF reflectometry which require mm-scale passive inductors, the circuit has a notably reduced footprint ( $50 \, \mu m \times 60 \, \mu m$ ), facilitating its integration in a scalable quantum-classical architecture. The impedancemetry method has been applied at 4.2 K to the detection of quantum effects in the gate capacitance of on-chip nanometric CMOS transistors that are individually addressed via multiplexing.

Keywords: Impedancemetry, Qubit read-out, Cryogenic circuit, Active inductor, CMOS

#### Introduction

An ingenious use of the laws of quantum mechanics has led to a new computing paradigm, generally known as quantum computing, that promises exponential speedup in the solution of certain types of problems[1, 2, 3]. Using a prototypical quantum processor with 53 operational superconducting quantum bits (qubits), a ground-

Email addresses: loick.leguevel@gmail.com (L. Le Guevel), louis.jansen@cea.fr (A.G.M. Jansen), gael.pillonnet@cea.fr (G. Pillonnet)

breaking experiment was recently able to perform a first experiment towards quantum supremacy[4], triggering more extensive research on such a goal[5]. Practical implementations of quantum computing, however, are expected to require much larger numbers of physical qubits[6].

Solid-state implementations seem to offer the best scalability prospects. While superconducting qubits are currently the leading platform, semiconductor CMOS spin qubits are emerging as a serious contender owing to the possibility to leverage the integration capabilities of silicon technology[7]. Very recently, promising developments of spin-qubits in Si/Ge heterostructures have reached a quantum processor of up to 6 qubits [8, 9]. For both superconducting and semiconducting qubits, the quantum processor functions at very low temperature, typically below 0.1 K, but it has recently been shown that silicon qubits can be operated even above 1 K with limited loss of fidelity[10, 11].

In the quest to scale-up to larger numbers of qubits, the use of classical cryogenic electronics positioned as close as possible to the qubits is widely considered a necessity[12, 13]. Various transistor building blocks have been demonstrated at low temperatures to proof their feasibility. These include (de)multiplexers[14, 15], analog-to-digital and digital-to-analog converters[16, 17, 18, 19], low-noise amplifiers[20, 21], RF oscillators[22, 23], and transimpedance amplifiers[24, 25]. More elaborated circuits involving RF Arbitrary Wave Generators have been developed for high-fidelity qubit control, operating at  $\sim$ 4 K for reasons of cooling power [26, 27, 28, 29, 30]. CMOS-based cryogenic controllers operating at  $\sim$  4 K were reported enabling high-fidelity operations on Si electron-spin qubits[31] and on superconducting qubits[32]. In an even more complete approach of the controller, qubit-readout components have been added to the cryogenic circuit[33, 34]. In a random-access strategy with microwave multiplexing of qubits [35, 36], these cryogenic controllers can significantly reduce the number of electrical lines running through the host cryostat, thereby limiting the associated heat load.

Measuring the qubit state involves detecting small capacitance variations in the impedance of an LC tank circuit coupled to the qubit, which is commonly done through RF reflectometry. The inductive element of this tank circuit is typically made up of a surface-mount inductor or a microfabricated superconducting coil. Even for this second case, the corresponding footprint is relatively large ( $\sim$ mm²) compared to the qubit size ( $\sim$ 100 nm) and hence hardly compatible with large-scale qubit integration.

In this work, we propose to use an alternative readout technique called impedance-metry for measuring the impedance of the LC tank at resonance, which in our case is around 200 MHz. Unlike the reflectometry method based on traveling wave analysis where  $50\,\Omega$  impedance matching plays a crucial role in achieving optimal sensitivity, the proposed impedancemetry method relies on the direct impedance measurement of a resonant circuit containing the capacitance to be measured through the locally applied currents and detected voltages. As an essential difference with reflectometry, the sensitivity of impedancemetry depends much less on the  $50\,\Omega$  matching criterion for the measured value of the impedance of the resonant circuit.

To minimize the surface of the cryogenic readout circuit, we used a CMOS-based active inductor in the LC resonator. The reduced footprint of the CMOS inductor allows for scalability and enables adjustments of the characteristic frequency and quality

factor of the resonator, which is crucial for optimizing measurement sensitivity in terms of signal-to-noise ratio (SNR). Besides the performance of the active inductor in terms of noise, also the power consumption forms an important issue in the evaluation of the proposed cryogenic CMOS inductor. The circuit is completed with an RF current source exciting the LC tank containing the capacitor of the Device Under Test (DUT) and an amplifier to read the voltage response of the resonator. We characterized the circuit sensitivity and tunability at 4.2 K with an addressable capacitor bank demonstrating its capability to measure capacitances as low as 10 aF. Finally, the proposed approach has enabled in-situ impedancemetry measurements of the capacitance of individually addressed gate-coupled transistors. The observed oscillatory signals in the gate capacitance demonstrate the capability to measure quantum phenomena with an on-chip resonator composed of active inductance and nanometric transistor.

#### **Impedancemetry**

Capacitive spectroscopy of gate-controlled quantum-dot devices as shown in Fig. 1 allows the detection of electronic quantum states within the structure, including the firstly occupied electron states. For enhanced detection sensitivity at high speed, the gate capacitance of the device under test (DUT), represented as a single-electron transistor in Fig. 1b, is connected to an inductance to form an LC resonator. In a gate-coupled read-out scheme of the quantum state, the response of the tank at cryogenic temperature excited near resonance frequency  $f_r$  is probed and analysed at room temperature, usually with homodyne I-Q detection. The phase change  $\Delta \phi$  of the tank response becomes an image of the change in DUT capacitance  $\Delta C \ll C_p$  (see Fig. 1a) through the relation  $\Delta \phi = Q\Delta C/C_p$  around  $f_r$  with Q the resonator quality factor and  $C_p$  the parallel (parasitic) capacitance.

Fig. 1b shows a schematic comparison of qubit resonance experiments between reflectometry and the newly proposed method of impedancemetry. The commonly used reflectometry uses voltages to excite and probe the resonator via the scattering[37] or transmission[38] of the propagating waves. To isolate the incoming and outgoing signals, directional couplers or circulators are used.

The impedancemetry approach for qubit detection uses currents to excite the resonator and measures the impedance without the requirement of bulky RF elements. The incoming signal  $V_{in}$  at the resonant frequency  $f_r$ , generated at room temperature, is converted in a current  $I_{in} = G_m V_{in}$  with a voltage-controlled current source of transimpedance  $G_m$  at the base temperature. The input current  $I_{in}$  creates a voltage  $V_{out} = Z_r I_{in}$  through the tank impedance  $Z_r$  that carries the information about the DUT capacitance.  $V_{out}$  is conveyed to a low-power unity-gain amplifier (follower) which should be placed as close as possible to the DUT to reduce parasitic capacitance  $C_{par}$ . As usually done, the main amplification is placed at a higher temperature (typically 4.2 K) to benefit from higher cooling power. Note that, compared to the schematic layout of Fig. 1b with the DUT at sub-Kelvin temperatures, the resonator and DUT of the realized circuit are all on-chip, together with current excitation and amplification stage for the impedancemetry measurements performed at 4.2 K.

Impedancemetry has the advantage over reflectometry that the  $50\,\Omega$  impedance matching plays no role in the optimization of the resonant circuit depending on the in-

ductor and the parallel (parasitic) capacitors. However, the cryogenic circuitry required by impedancemetry generates extra noise compared to reflectometry, which needs to be minimized. The impedance of the resonator naturally filters out-of-resonance components (see Fig. 1a) such as low-frequency flicker noise from electronics. In the perspective of quantum computing involving a qubit matrix,  $V_{in}$  could contain a comb of excitation frequencies to excite a set of frequency-selective resonators.

In the Supplementary Material I a comparison is made between reflectometry and impedancemetry with respect to the scaling with the number of qubits for a  $N \times N$  array. The footprint of the reflectometry circuit is dominated by the directional coupler occupying approximately 1 cm<sup>2</sup> (for frequencies below a few GHz) which in the transmission variant of reflectometry would be replaced by the doubled footprint of the inand output connectors (0.1 cm<sup>2</sup>). The passive micro-Henry inductance, which is about 1 mm<sup>2</sup> (below a few GHz), dominates the footprint of the impedancemetry circuit.

The connection fan-out of a qubit matrix, originating from objects of different scale, increases the average interconnection length and thus lowers the detection sensitivity with important parasitic capacitance. The applied high magnetic field ( $\sim 1\,\mathrm{T}$ ) required to separate spin states via the Zeeman effect prevents an effective use of ferrite materials for reducing the inductance size.

The chosen implementation of an active inductance consisting of transistors and capacitors enables an inductance density as high as a few mH/mm² which is 3 to 4 orders of magnitude higher than passive inductances. In addition, active inductances couple only capacitively to each other, allowing for an even denser layout in large-scale implementations. On the contrary, passive inductances couple magnetically over a longer range which can be more challenging to deal with compared to capacitive interactions. In the following, the realized active inductance will be treated in relation to sensitive capacitance detection while considering the important issues of dissipation and noise.

#### **Active inductance**

The active inductance behavior is realized by transforming a capacitor  $C_L$  into an inductance  $L = C_L/G_{m,1}G_{m,2}$  via two transistor devices of transimpedance  $G_{m,1}$  and  $G_{m,2}$  forming a gyrator[39]. The non-ideal finite conductance and parasitic capacitance of the transistors set the resonant frequency  $f_r$  and quality factor Q. More advanced active inductance architectures incorporate a negative resistor in parallel to the inductance in order to improve Q up to a few hundred with independent tuning of the inductance value L and the quality factor Q[39, 40].

Fine calibration of the tunable inductance value using a capacitor bank leads to a precise definition of the resonant frequency value, ideal for optimal frequency-multiplexing of large qubit matrices. The tunability of the Q-factor enables different modes of read-out. High-Q gives a precise measurement of quantum capacitance to calibrate qubit matrices. Lower-Q is more suitable for fast read-out during quantum computation.

#### Integrated circuit design

The impedancemetry experiment was integrated on a single chip with multiplexed quantum devices using the Fully-Depleted Silicon-On-Insulator (FD-SOI) 28nm CMOS technology. The FD-SOI technology is well suited for high-speed cryogenic applications[41] with lower variability than bulk technologies[42], less sensitivity to carrier freeze-out, and threshold-voltage tuning via the back-gate[43]. The integration of classical circuitry with small-enough transistors that exhibit quantum properties is a plus to validate efficiently new circuit architectures[22, 25, 44]

The realized integrated circuit contains the current source, the active inductance with addressable capacitor banks for tunability, the multiplexed DUTs, and the amplification stage (Fig. 2a, b). During design, we focused on bringing down the footprint and power consumption of the active inductance being the main original component of our circuit. The current generation and voltage-signal amplification were added on-chip to facilitate testing the concept of impedancemetry at 4.2 K. In the absence of high-frequency models of FD-SOI transistors at cryogenic temperatures, we designed the integrated circuit with accurate room-temperature models supplied by the foundry [45]. The evolution of transistor characteristics towards the lowest temperatures was extrapolated from the temperature variation in foundry models but also from acquired 4.2 K data of single transistors [42, 43]. The chosen implementation for the general design of the complete impedancemetry chip can be found in the Supplementary Material II.

The active inductance follows a known NMOS-based Karsilayan-Schaumann architecture [46, 47]. The gyrator is made of a single-ended negative transconductance  $-G_{m,1}$  and a differential transconductance stage  $G_{m,2}$  coupled to a tunable capacitance  $C_L$  leading to a tunable inductance  $L(C_L) = C_L/G_{m,1}G_{m,2}$ . An added metal-oxide-metal (MOM) capacitor  $C_p$  of 136 fF parallel to L controls the resonant frequency  $f_r = 1/2\pi\sqrt{L(C_L)C_p}$ . No dependence in temperature is expected for MOM capacitors [48]. Adding  $C_p$  makes the measuring circuit less sensitive to a change in DUT-capacitance with the increased tank capacitance but avoids the influence of unknown parasitic circuit capacitances. Hence, the resonant frequency  $f_r$  is set by  $C_p$ ,  $C_L$ , and  $G_{m,i=1,2}$ .  $C_L$  is implemented with one main metal-oxide-metal (MOM) capacitor of 362 fF in parallel with two digitally-controlled binary-weighted MOM capacitors of 68 and 136 fF (see Supplementary Material II).

Adding a capacitance  $C_R$  at the foot of the differential transconductance stage allows to introduce a negative resistance in series with the active inductance, leading to higher Q-factor with an increased effective parallel resistance  $R(C_R, C_L)$ . The Q-factor of the active inductance defined as  $Q = R(C_L, C_R) \sqrt{L(C_L)/C_p}$  depends on  $C_L$  and  $C_R$ . By tuning  $C_L$ , then  $C_R$ , L and Q can be adjusted to any desired value apart from possible instabilities. To tune the Q factor, we choose to cover a wide range of  $C_R$  values in steps of 23 fF by selecting 4 binary-weighted MOM capacitors of 23, 46, 92, and 184 fF.

The voltage-controlled current source exciting the resonator is made of a current mirror combined to an RC bias tee. The bias tee superimposes DC signals from the diode transistor to set the DC operating point of the current source and AC signals from the excitation input  $V_{in}$  to generate the AC current  $I_{in}$ . The RC filter of the bias tee consists of  $R_{bt}$  (unsilicided polysilicon resistor of  $10 \text{ M}\Omega$ ) and  $C_{bt}$  (MOM capacitor

of 406 fF) to reach a characteristic frequency of 39 kHz. As no large signals  $V_{in}$  are required, the current source operates in subthreshold regime with a bias current of only 0.1  $\mu$ A to minimize its conductance for a negligible impact on the resonator and obtain a desirable low transconductance for nA-current excitation.

To investigate the active inductance circuit with different DUTs, we added an addressable bank of 6 capacitors (Supplementary Material II). Three MOM capacitors of 2, 4, and 8 fF have the purpose of calibrating the active inductance on known values. Three additional MOSFETs (M0, M1, M2) of width 80 nm and length 28, 60, and 120 nm are used as test-bench for the investigation of quantum properties. The source and drain voltage of the quantum MOSFETs are grounded when unselected and polarized at  $V_{bias}$  when selected. The differential transconductance stage of the active inductance copies the DC common-mode voltage  $V_{cm}$  to the DUT gate potential, such that the DC gate voltage  $V_{gs} = V_{cm} - V_{bias}$  can be varied via  $V_{bias}$  (see Fig. 2).

Once excited by  $I_{in}$ , the tank voltage is amplified, then sent through a unit-gain buffer for detection at room temperature via meter-long cable. The amplifier is a common-source N-type single-stage and the 1:1 buffer is a common-drain N-type single stage (see Fig. 2a).

The specifications of the circuit at room temperature with respect to inductance values, resonance frequencies, Q-factors, power consumption, and amplifier characteristics have been extracted from simulations using foundry models (see Supplementary Material III for more details). The emulated inductance L ranges from 5.3 to 8.4  $\mu$ H to reach a resonance frequency  $f_r$  from 128 to 165 MHz. The settings of tuning  $C_L$  and  $C_R$  allow to cover a wide range of quality factors Q from 7 to 300, along with the occurrence of negative Q values that lead to instabilities. The estimated power consumption of the resonator is 85  $\mu$ W, which could be shared among a number of qubits in a frequency-multiplexed array depending on the allowed frequency spacing within the bandwidth.

From the foundry models at room temperature, we get for the current generating transistor a transconductance  $G_m$  of  $3.4 \,\mathrm{nA/mV}$  with a bandwidth of  $3.5 \,\mathrm{GHz}$  (see Supplementary Material III). The first amplifier stage has a gain A of  $15 \,\mathrm{dB}$  and a bandwidth of  $1.8 \,\mathrm{GHz}$  for a power consumption of  $150 \,\mu\mathrm{W}$ . The next buffer stage in the amplification reaches a bandwidth of  $92 \,\mathrm{MHz}$  for a cable capacitance of  $50 \,\mathrm{pF}$  and a power consumption of  $2.4 \,\mathrm{mW}$ . The net amplification at  $165 \,\mathrm{MHz}$  becomes  $8 \,\mathrm{dB}$ .

Transistor noise translates into transconductance noise for the transistors forming the gyrator-like inductance circuit which generates perturbing variations of the active inductance. A varying L modulates  $f_r$  and generates phase noise in  $V_{out}$ . The phase noise spectrum of  $V_{out}$  around the carrier frequency  $f_r$  extracted from room-temperature steady-state simulations (SST) exhibits a 1/f-flicker component (see Supplementary Material III) on time-scales larger than 10 ms, resulting from a noisy L. For a typical Q of 81 with sufficiently fast measurements at frequencies above 100 Hz to avoid 1/f noise, this translates into a phase noise of  $0.002^{\circ}/\sqrt{\rm Hz}$  leading to an input-referred noise of  $3.2~\rm aF/\sqrt{\rm Hz}$ . This estimated noise in measured capacitance can be compared with the lower and upper range (roughly from 10 aF to 1 fF) of the quantum capacitance in a semiconductor qubit, which would require a noise level of 0.003 to  $0.3~\rm aF/\sqrt{\rm Hz}$  for 99 % read-out fidelity (or SNR = 22) in 1  $\mu$ s (see Eqs. 17-19 in [49]). While the noise of the designed impedancemetry circuit may be too large for fast single-shot

qubit-state detection with high fidelity, the noise performance could be improved in the future through optimization of the active inductor architecture and by taking advantage of forthcoming compact transistor models at cryogenic temperatures.

Voltage excitation and homodyne detection are performed at room temperature with an all-digital lock-in amplifier (Fig. 2c). Different configurations for single (I) and double (II a,b) demodulation are further described in the following section when needed.

#### Impedancemetry circuit characterization

Without the assistance of low-temperature models, the operating point of the circuit had to be determined experimentally starting from room-temperature settings of bias voltages and currents. The increase in threshold voltage of NMOS (resp. PMOS) transistors at 4.2 K is compensated by applying a back-gate voltage of 1.2 V (resp. -2 V). The optimal cryogenic common-mode voltage  $V_{cm} = 0.48$  V was obtained while monitoring the tank impedance via repeated frequency sweeps until a typical resonance behavior up to 200 MHz emerges for the lowest values of  $C_L$  and  $C_R$ . The gain of the low-temperature amplification stage at  $f_r$  is optimized with respect to the current bias of amplifier and buffer (see Supplementary Material IV for a detailed low-temperature characterization of the amplifiers). The main results of the impedancemetry with respect to tunability and detection sensitivity are shown in Figure 3.

The amplitude and phase of  $V_{out}$  using single homodyne detection (I) without any connected DUT are shown in Fig. 3a for the 4  $C_L$  values from 362 to 566 fF and two  $C_R$  values chosen between 0 and 322 fF depending on  $C_L$ .  $V_{out}$  at maximal amplitude was kept equal to 1.8 mV by adjusting  $V_{in}$  to avoid non-linearities coming from non-linear MOSFETs behavior. The resonance frequency  $f_r$  varies by 5% from 189 to 199 MHz by tuning  $C_L$ . The quality factors Q extracted from a linear fit of the phase around  $f_r$  are shown in Fig. 3b. The Q values range from 80 to 250, and can be tuned by a factor > 2 for every  $C_L$  by adjusting  $C_R$ . These data demonstrate that Q can be tuned almost independently of the resonance frequency with a frequency variation of less than 0.22% across the entire  $C_R$  range (see Fig. 3b).

For the minimum value of  $C_L$  with the highest resonance frequency, we calibrate the capacitance sensitivity of the circuit for each Q by switching on and off the DUT MOM capacitors  $C_m$ =2, 3, and 8 fF and using double homodyne detection (II a) (see Fig. 3c). The capacitance sensitivity  $\alpha$  is extracted from a least-square linear fit of the phase change  $\Delta \phi = Q C_m / C_p \equiv \alpha C_m$  for a given Q as shown in Fig. 3d. The sensitivity  $\alpha$  increases linearly with Q from 0.76 to 1.9 °/fF. From the linear fit in Figure 3d, we obtain  $C_p = 137$  fF, in good agreement with the designed value (136 fF). In usual circuits without an additional input capacitance[46], the parasitic capacitance of the MOSFETs determines the resonance frequency. In future design with accurate cryogenic compact models, this capacitance can be reduced significantly leading to higher resonance frequency and improved sensitivity, along with larger Q.

From  $C_p$  and  $f_r$ , we are now able to deduce the inductance value L. By adjusting  $C_L$ , L varies from 2.42 to 5.18  $\mu$ H. For a total footprint of  $60 \times 50$   $\mu$ m, the active inductance density of 1.73 mH/mm<sup>2</sup> is five orders of magnitude higher than previously used passive inductors  $(55 \text{ nH/mm}^2)[37]$  and three orders of magnitude higher than superconducting inductors  $(1.6 \mu\text{H/mm}^2)[50]$ .

From the bias-current settings at cryogenic temperatures, a reliable estimate of the power consumption of the impedancemetry circuit can be given, at low temperatures amounting to  $123\,\mu\text{W}$  for the active inductance,  $0.15\,\mu\text{W}$  for the input-current source, and  $2.9\,\text{mW}$  for the output amplification. These values can be reasonably compared with the circuit simulation at room temperature mentioned previously.

#### Capacitance resolution

We will now examine the capacitance resolution of the set-up, in deriving the inputreferred noise in  $aF/\sqrt{Hz}$  from the signal-to-noise ratio (SNR) as a function of the integration time  $t_{int}$ .

To accomplish this, we generate a capacitance change by continuously connecting and disconnecting the DUT MOM capacitor  $C_m = 2 \, \text{fF}$  at a rate of 1 kHz. Using the demodulation method (I), the square-wave of the phase  $\phi$  at  $f_r$  with a rise time given by the integration time is used to extract the signal power  $P_{sig}$  and noise power  $P_{noise}$  by separating the corresponding frequency components in the power spectrum (see Supplementary Material IV for the used method of analysis). The resulting  $SNR = P_{sig}/P_{noise}$  is used to extract the capacitance resolution given by the equivalent  $C_m(SNR = 1) = C_m/SNR$  shown in Fig. 4 as a function of  $t_{int}$  from 100 ns to 100 µs. A capacitance of 1 fF can be detected with an integration time of 1  $\mu$ s with SNR = 1. The capacitance resolution follows a square-root law with  $t_{int}$  from which we extract the equivalent input-referred noise of 3.7 aF/ $\sqrt{\text{Hz}}$ , close to the previously mentioned noise extracted from room-temperature simulations. The obtained noise amplitude is two orders of magnitude higher than the best reported sensitivity using an ultra-low noise SQUID amplifier  $(0.07 \text{ aF}/\sqrt{\text{Hz}})[51]$ . However, removing the SQUID amplifier and only measuring with the remaining standard 4 K semiconductor amplifier increases the noise to 1.6 aF/ $\sqrt{\text{Hz}[51]}$ , which lies in the same order of magnitude as the obtained noise for our approach.

A correlated noise of the type of a two-level fluctuator appears on longer time scales which originates probably from the 1/f flicker noise of the transistors, preventing measurements at times longer than 1 ms using detection method (I). To remove the phase noise originating from the fluctuating L, we add a second demodulation (IIa) at the capacitance switching frequency of 1 kHz. The 1 kHz square-wave  $\phi$  from (I) with an integration time of  $100\,\mu s$  is demodulated by method (IIa) at 1 kHz to obtain its amplitude  $|\phi|$ . The capacitance resolution as a function of the second integration time for the 1 kHz demodulation is extracted by taking the ratio of the average and the standard deviation of the  $|\phi|$  signal and is shown in Fig. 4. With an integration time of 1 s, the experimentally observed resolution becomes as low as  $10\,aF$ .

#### **Quantum capacitance measurements**

With the calibrated impedancemetry circuit, we are able to detect the gate quantum capacitance  $C_{gg}$  of the multiplexed tiny MOSFETs (M0, M1, M2 in Figure 2a) similar to the ones used to implement spin qubits with CMOS technology[7]. Measurements will be presented for M2 with a gate length of 120 nm and a gate width of 80 nm. The

device M1 with length 60 nm and width 80 nm shows similar behavior (see Supplementary Material V). The device M0 with length 28 nm and width 80 nm did not reveal any distinct oscillatory structure above the noise level as observed in the other two devices.

The total gate capacitance  $C_{gg}$  of such devices corresponds to the sum of the capacitance to drain, source, back-gate, and MOSFET channel of which the gate to channel capacitance depends highly on the gate-source voltage  $V_{gs}$  controlled by the DC component of  $V_{bias}$  via  $V_{gs} = V_{cm} - V_{bias}$  (see Fig. 2a). As  $C_{gg}$  of a nanometric device (few aF) is extremely small compared to  $C_p = 136$  fF, we do not expect to have sufficient SNR for small capacitance variations at reasonable integration times. Better sensitivity can be obtained by modulating  $V_{gs}$  (method IIb) to measure after demodulation the first derivative  $dC_{gg}/dV_{gs}$  as  $C_{gg}$  varies a lot in a small  $V_{gs}$  window.

While the resonator impedance is probed at 199 MHz,  $V_{gs}$  is modulated at 1 kHz with mV-range excitation on  $V_{bias}$  (see Fig. 2b and 2c). The obtained result with a relatively large 25 mV  $V_{gs}$  modulation (shown in Fig. 5a) is reminiscent of the typical gate capacitance variation around threshold voltage  $V_{th} \simeq 0$  V shown for  $V_{bg} = 6$  V.  $C_{gg}$  (see inset of Fig. 5a) reflects the typical behavior for a FET capacitance from the subthreshold regime  $V_{gs} \ll V_{th}$  to the strong inversion regime  $V_{gs} \gg V_{th}$ . The measured overall change in gate capacitance, approximately 6 aF as shown in the inset of Figure 5a, could be compared with the expected geometric capacitance of 77 aF for M1, using a crude parallel-plate approximation with transistor gate area and 1.1 nm equivalent silicon-oxide thickness for GO1 transistor devices. The circuit in series with the gate capacitance, used to apply the gate voltage (see Figures S5b and c in Supplementary Material II), might play a role to explain the discrepancy between the measured DUT capacitance and the expected value for small values of capacitance.

Upon decreasing the amplitude of the  $V_{gs}$  modulation to only 3.1 mV, the observed  $dC_{gg}/dV_{gs}$  signal in Fig. 5b reveals a fine structure around  $V_{th}$  consisting of successive peak-dip oscillations. Following numerical integration, these features result in a series of peaks in  $C_{gg}$ , which we interpret as quantum contributions to the capacitance coming from electrons tunneling in and out of randomly localized quantum states within the transistor channel. Such quantum phenomena have been observed previously in various CMOS devices (see review [52]), including nanometer-sized transistor channels made of the same FD-SOI 28nm technology[43].

To further identify these quantum states, we acquire  $dC_{gg}/dV_{gs}$  for different backgate voltage  $V_{bg}$  from 2 to 6 V as shown in Fig. 5c. As  $V_{bg}$  increases, all observed features shift to lower  $V_{gs}$  with a slope close to the ratio  $\beta = C_{g-ch}/C_{bg-ch}$  of gatechannel capacitance  $C_{g-ch}$  over the backgate-channel capacitance  $C_{bg-ch}$  alike the  $V_{th}$ -shift with back-gate for similar FET devices[43]. For  $V_{bg} > 4$  V, all features have a coupling ratio of 10 except for one with a lower coupling 8.6 attributed to an impurity closer to the back-gate interface. No anomalous impurity structure is detected in the smaller  $60 \times 80$  nm device (see Supplementary Material V). At lower  $V_{bg}$ , the coupling increases with  $V_{gs}$  from 10 to 14 as the electron-filled inversion layer is brought back to the top-interface. The systematic gate-voltage variation of the oscillatory structures with applied back-gate voltage gives additional evidence that these structures result from the DUT transistor.

While there is still room for improvement in the noise of the active inductor and

the power consumption of the amplifier stages, these measurements demonstrate that the proposed integrated impedancemetry approach can detect the capacitive signatures of structure in the electronic density of states of quantum dots.

#### **Conclusions**

We reported an integrated circuit that performs impedancemetry of a resonator coupled to a quantum dot for the measurement of quantum capacitance at cryogenic temperatures. The realized on-chip circuit of the impedancemeter operating at 4.2 K allows the measurement of quantum capacitance with a resolution down to 10 aF (noise level  $3.7 \, \mathrm{aF/\sqrt{Hz}}$ ). Although improvements should be made in the noise performance to be competitive with state-of-the-art reflectometry on quantum devices, the implementation of the active inductance in the resonator allowed the controlled tuning of the resonance frequency and quality factor, which will be of importance for optimal frequency-spectrum crowding in multiplexed read-out schemes. Novel read-out architectures with cryogenic electronics, such as the active inductance with its much smaller footprint compared to passive circuit elements, have the potential to increase scalability and flexibility in the design and exploitation of quantum processors.

The time multiplexing of nanometric quantum devices with on-chip switches can be beneficial in reducing the power consumption per qubit in a scalable multi-qubit architecture. Combined with frequency multiplexing, the dissipated power of about  $100\,\mu\text{W}$  for the resonator circuit could be used for the read-out of 100 or more qubits by optimizing the frequency bandwidth and resolution. To improve the impedancemetry method, the amplification stages should be positioned at base temperature, close to the resonator and the connected device. Although the focus of the present design is to prove the principle of integrated active impedancemetry, improvements are needed to measure devices at sub-K temperatures with the limited cooling power of typically  $500\,\mu\text{W}$ .

Further work towards lower noise and lower power design with more accurate high-frequency models of transistor characteristics at cryogenic temperatures will improve the final performance. Measuring multiplexed out-of-chip capacitances of quantum devices will be also promising for the systematic screening and testing of many quantum devices with a simpler experimental setup than reflectometry. In the long run, the realization of tailored high-end analog electronics at cryogenic temperatures will improve and accelerate the up-scaling of quantum processors.

#### Methods

**Fabrication details.** The impedancemetry chip was designed in a commercial CMOS FD-SOI 28nm technology with low- $V_{th}$  (LVT) thin-oxides (GO1) for both the circuit transistors and the DUT nanotransistors. The chip is wire-bonded onto a QFN48 package directly soldered on a 4-layer PCB with FR4 substrate.

**Measurement set-up.** The FR4 PCB is placed at the end of a dip-stick enclosed in a metallic container filled with a small amount of helium gas for thermal exchange with a liquid He bath at 4.2 K (see Supplementary Material VI). A PCB-mounted thermometer ensures a precise monitoring of the PCB temperature. High-frequency lines

of  $V_{in}$  and  $V_{out}$  are routed on the PCB from the chip package to the SMA coaxial connectors via top-layer 50 $\Omega$ -matched co-planar waveguide with ground plane and via fencing. Supply lines are decoupled from environmental noise with PCB-mounted capacitors (0.1, 1, 10  $\mu$ F) and conveyed to room temperature with copper wiring. All other DC lines are conveyed to room-temperature with  $50-130\Omega$  constantan wiring. At room temperature, electronic apparatus comprises a multi-channel low-noise 21-bit digital-to-analog converter, and a 600 MHz lock-in amplifier.

#### Data availability

The data that support the plots within this paper and other findings of this study are available from the corresponding author upon reasonable request.

#### References

- [1] P. W. Shor, Polynomial-Time Algorithms for Prime Factorization and Discrete Logarithms on a Quantum Computer, arXiv:quant-ph/9508027 doi:\let\@tempa\bibinfo@X@doi10.1137/S0097539795293172, URL http://arxiv.org/abs/quant-ph/9508027, arXiv: quant-ph/9508027.
- [2] L. K. Grover, Quantum Mechanics Helps in Searching for a Needle in a Haystack, Physical Review Letters 79 (2) (1997) 325–328, ISSN 0031-9007, 1079-7114, doi:\let\@tempa\bibinfo@X@doi10.1103/PhysRevLett.79.325, URL https://link.aps.org/doi/10.1103/PhysRevLett.79.325.
- [3] I. Georgescu, S. Ashhab, F. Nori, Quantum simulation, Reviews of Modern Physics 86 (1) (2014) 153–185, ISSN 0034-6861, 1539-0756, doi:\let\@tempa\bibinfo@X@doi10.1103/RevModPhys.86.153, URL https://link.aps.org/doi/10.1103/RevModPhys.86.153.
- [4] F. Arute, K. Arya, R. Babbush, D. Bacon, J. C. Bardin, R. Barends, R. Biswas, S. Boixo, F. G. S. L. Brandao, D. A. Buell, B. Burkett, Y. Chen, Z. Chen, B. Chiaro, R. Collins, W. Courtney, A. Dunsworth, E. Farhi, B. Foxen, A. Fowler, C. Gidney, M. Giustina, R. Graff, K. Guerin, S. Habegger, M. P. Harrigan, M. J. Hartmann, A. Ho, M. Hoffmann, T. Huang, T. S. Humble, S. V. Isakov, E. Jeffrey, Z. Jiang, D. Kafri, K. Kechedzhi, J. Kelly, P. V. Klimov, S. Knysh, A. Korotkov, F. Kostritsa, D. Landhuis, M. Lindmark, E. Lucero, D. Lyakh, S. Mandrà, J. R. McClean, M. McEwen, A. Megrant, X. Mi, K. Michielsen, M. Mohseni, J. Mutus, O. Naaman, M. Neeley, C. Neill, M. Y. Niu, E. Ostby, A. Petukhov, J. C. Platt, C. Quintana, E. G. Rieffel, P. Roushan, N. C. Rubin, D. Sank, K. J. Satzinger, V. Smelyanskiy, K. J. Sung, M. D. Trevithick, A. Vainsencher, B. Villalonga, T. White, Z. J. Yao, P. Yeh, A. Zalcman, H. Neven, J. M. Martinis, Quantum supremacy using a programmable superconducting processor, Nature 574 (7779) (2019) 505-510, ISSN 0028-0836, 1476-4687, doi:\let\@tempa\bibinfo@X@doi10.1038/s41586-019-1666-5, URL http://www.nature.com/articles/s41586-019-1666-5.

- [5] Y. Zhou, E. M. Stoudenmire, X. Waintal, What Limits the Simulation of Quantum Computers?, Physical Review X 10 (4) (2020) 041038, ISSN 2160-3308, doi:\let\@tempa\bibinfo@X@doi10.1103/PhysRevX.10.041038, URL https://link.aps.org/doi/10.1103/PhysRevX.10.041038.
- [6] C. Gidney, M. Ekerå, How to factor 2048 bit RSA integers in 8 hours using 20 million noisy qubits, arXiv:1905.09749 [quant-ph] URL http://arxiv.org/abs/1905.09749, arXiv: 1905.09749.
- [7] R. Maurand, X. Jehl, D. Kotekar-Patil, A. Corna, H. Bohuslavskyi, R. Laviéville, L. Hutin, S. Barraud, M. Vinet, M. Sanquer, S. De Franceschi, A CMOS silicon spin qubit, Nature Communications 7 (2016) 13575, ISSN 2041-1723, doi:\let\@tempa\bibinfo@X@doi10.1038/ncomms13575, URL https://www.nature.com/articles/ncomms13575.
- [8] N. W. Hendrickx, W. I. L. Lawrie, M. Russ, F. van Riggelen, S. L. de Snoo, R. N. Schouten, A. Sammak, G. Scappucci, M. Veldhorst, A four-qubit germanium quantum processor, Nature 591 (7851) (2021) 580–585, ISSN 1476-4687, doi:\let\@tempa\bibinfo@X@doi10.1038/s41586-021-03332-6, URL https://www.nature.com/articles/s41586-021-03332-6, number: 7851 Publisher: Nature Publishing Group.
- [9] S. G. J. Philips, M. T. Madzik, S. V. Amitonov, S. L. de Snoo, M. Russ, N. Kalhor, C. Volk, W. I. L. Lawrie, D. Brousse, L. Tryputen, B. P. Wuetz, A. Sammak, M. Veldhorst, G. Scappucci, L. M. K. Vandersypen, Universal control of a six-qubit quantum processor in silicon, Nature 609 (7929) (2022) 919–924, ISSN 1476-4687, doi:\let\@tempa\bibinfo@X@doi10.1038/s41586-022-05117-x, URL https://www.nature.com/articles/s41586-022-05117-x, number: 7929 Publisher: Nature Publishing Group.
- [10] M. Urdampilleta, D. J. Niegemann, E. Chanrion, B. Jadot, C. Spence, P.-A. Mortemousque, C. Bäuerle, L. Hutin, B. Bertrand, S. Barraud, R. Maurand, M. Sanquer, X. Jehl, S. De Franceschi, M. Vinet, T. Meunier, Gatebased high fidelity spin readout in a CMOS device, Nature Nanotechnology 14 (8) (2019) 737–741, ISSN 1748-3395, doi:\let\@tempa\bibinfo@X@doi10.1038/s41565-019-0443-9, URL https://www.nature.com/articles/s41565-019-0443-9, number: 8 Publisher: Nature Publishing Group.
- [11] C. H. Yang, R. C. C. Leon, J. C. C. Hwang, A. Saraiva, T. Tanttu, W. Huang, J. Camirand Lemyre, K. W. Chan, K. Y. Tan, F. E. Hudson, K. M. Itoh, A. Morello, M. Pioro-Ladrière, A. Laucht, A. S. Dzurak, Operation of a silicon quantum processor unit cell above one kelvin, Nature 580 (7803) (2020) 350–354, ISSN 1476-4687, doi:\let\@tempa\binfo@X@doi10.1038/s41586-020-2171-6, URL http://www.nature.com/articles/s41586-020-2171-6, number: 7803 Publisher: Nature Publishing Group.
- [12] D. J. Reilly, Engineering the quantum-classical interface of solid-state qubits, npj Quantum Information 1 (1) (2015) 15011, ISSN 2056-6387, doi:\let\

- @tempa\bibinfo@X@doi10.1038/npjqi.2015.11, URL http://www.nature.com/articles/npjqi201511.
- [13] D. Rotta, F. Sebastiano, E. Charbon, E. Prati, Quantum information density scaling and qubit operation time constraints of CMOS silicon-based quantum computer architectures, npj Quantum Information 3 (1) (2017) 26, ISSN 2056-6387, doi:\let\@tempa\bibinfo@X@doi10.1038/s41534-017-0023-5, URL http://www.nature.com/articles/s41534-017-0023-5.
- [14] D. R. Ward, D. E. Savage, M. G. Lagally, S. N. Coppersmith, M. A. Eriksson, Integration of on-chip field-effect transistor switches with dopantless Si/SiGe quantum dots for high-throughput testing, Applied Physics Letters 102 (21) (2013) 213107, ISSN 0003-6951, 1077-3118, doi:\let\@tempa\bibinfo@X@doi10.1063/1.4807768, URL http://aip.scitation.org/doi/10.1063/1.4807768.
- [15] B. Paquelet Wuetz, P. L. Bavdaz, L. A. Yeoh, R. Schouten, H. van der Does, M. Tiggelman, D. Sabbagh, A. Sammak, C. G. Almudever, F. Sebastiano, J. S. Clarke, M. Veldhorst, G. Scappucci, Multiplexed quantum transport using commercial off-the-shelf CMOS at sub-kelvin temperatures, npj Quantum Information 6 (1) (2020) 1–8, ISSN 2056-6387, doi:\let\@tempa\bibinfo@X@doi10.1038/s41534-020-0274-4, URL https://www.nature.com/articles/s41534-020-0274-4, number: 1 Publisher: Nature Publishing Group.
- [16] H. Homulle, S. Visser, E. Charbon, A Cryogenic 1 GSa/s, Soft-Core FPGA ADC for Quantum Computing Applications, IEEE Transactions on Circuits and Systems I: Regular Papers 63 (11) (2016) 1854–1865, ISSN 1558-0806, doi:\let\@tempa\bibinfo@X@doi10.1109/TCSI.2016.2599927, conference Name: IEEE Transactions on Circuits and Systems I: Regular Papers.
- [17] M. T. Rahman, T. Lehmann, A cryogenic DAC operating down to 4.2K, Cryogenics 75 (2016) 47-55, ISSN 0011-2275, doi:\let\@tempa\bibinfo@ X@doi10.1016/j.cryogenics.2016.02.003, URL http://www.sciencedirect.com/science/article/pii/S0011227516000278.
- [18] M. E. P. V. Zurita, L. Le Guevel, G. Billiot, A. Morel, X. Jehl, A. G. M. Jansen, G. Pillonnet, Cryogenic Current Steering DAC With Mitigated Variability, IEEE Solid-State Circuits Letters 3 (2020) 254–257, ISSN 2573-9603, doi: \let\@tempa\bibinfo@X@doi10.1109/LSSC.2020.3013443, conference Name: IEEE Solid-State Circuits Letters.
- [19] G. Kiene, A. Catania, R. Overwater, P. Bruschi, E. Charbon, M. Babaie, F. Sebastiano, 13.4 A 1GS/s 6-to-8b 0.5mW/Qubit Cryo-CMOS SAR ADC for Quantum Computing in 40nm CMOS, in: 2021 IEEE International Solid- State Circuits Conference (ISSCC), vol. 64, 214–216, doi:\let\@tempa\bibinfo@X@doi10.1109/ISSCC42613.2021.9365927, iSSN: 2376-8606, 2021.

- [20] S. Montazeri, W.-T. Wong, A. H. Coskun, J. C. Bardin, Ultra-Low-Power Cryogenic SiGe Low-Noise Amplifiers: Theory and Demonstration, IEEE Transactions on Microwave Theory and Techniques 64 (1) (2016) 178–187, ISSN 1557-9670, doi:\let\@tempa\bibinfo@X@doi10.1109/TMTT.2015.2497685, conference Name: IEEE Transactions on Microwave Theory and Techniques.
- [21] B. Patra, R. M. Incandela, J. P. G. v. Dijk, H. A. R. Homulle, L. Song, M. Shahmohammadi, R. B. Staszewski, A. Vladimirescu, M. Babaie, F. Sebastiano, E. Charbon, Cryo-CMOS Circuits and Systems for Quantum Computing Applications, IEEE Journal of Solid-State Circuits 53 (1) (2018) 309–321, ISSN 0018-9200, doi:\let\@tempa\bibinfo@X@doi10.1109/JSSC.2017.2737549.
- [22] L. L. Guevel, G. Billiot, X. Jehl, S. De Franceschi, M. Zurita, Y. Thonnart, M. Vinet, M. Sanquer, R. Maurand, A. G. M. Jansen, G. Pillonnet, A 110mK 295μW 28nm FDSOI CMOS Quantum Integrated Circuit with a 2.8GHz Excitation and nA Current Sensing of an On-Chip Double Quantum Dot, in: 2020 IEEE International Solid- State Circuits Conference (ISSCC), IEEE, San Francisco, CA, USA, ISBN 978-1-72813-205-1, 306–308, doi:\let\@tempa\bibinfo@X@doi10.1109/ISSCC19947.2020.9063090, URL https://ieeexplore.ieee.org/document/9063090/, 2020.
- [23] J. Gong, Y. Chen, F. Sebastiano, E. Charbon, M. Babaie, 19.3 A 200dB FoM 4-to-5GHz Cryogenic Oscillator with an Automatic Common-Mode Resonance Calibration for Quantum Computing Applications, in: 2020 IEEE International Solid- State Circuits Conference (ISSCC), 308–310, doi:\let\@tempa\bibinfo@X@doi10.1109/ISSCC19947.2020.9062913, iSSN: 2376-8606, 2020.
- [24] M. L. V. Tagliaferri, A. Crippa, S. Cocco, M. D. Michielis, M. Fanciulli, G. Ferrari, E. Prati, Modular Printed Circuit Boards for Broadband Characterization of Nanoelectronic Quantum Devices, IEEE Transactions on Instrumentation and Measurement 65 (8) (2016) 1827–1835, ISSN 0018-9456, doi: \let\@tempa\bightharpoonup (action of the context of t
- [25] L. Le Guevel, G. Billiot, B. Cardoso Paz, M. L. V. Tagliaferri, S. De Franceschi, R. Maurand, M. Cassé, M. Zurita, M. Sanquer, M. Vinet, X. Jehl, A. G. M. Jansen, G. Pillonnet, Low-power transimpedance amplifier for cryogenic integration with quantum devices, Applied Physics Reviews 7 (4) (2020) 041407, doi:\let\@tempa\bibinfo@X@doi10.1063/5.0007119, URL http://aip.scitation.org/doi/10.1063/5.0007119, publisher: American Institute of Physics.
- [26] J. C. Bardin, E. Jeffrey, E. Lucero, T. Huang, S. Das, D. T. Sank, O. Naaman, A. E. Megrant, R. Barends, T. White, M. Giustina, K. J. Satzinger, K. Arya, P. Roushan, B. Chiaro, J. Kelly, Z. Chen, B. Burkett, Y. Chen, A. Dunsworth, A. Fowler, B. Foxen, C. Gidney, R. Graff, P. Klimov, J. Mutus, M. J. McEwen, M. Neeley, C. J. Neill, C. Quintana, A. Vainsencher, H. Neven, J. Martinis, Design and Characterization of a 28-nm Bulk-CMOS Cryogenic Quantum Controller Dissipating Less Than 2 mW at 3 K, IEEE Journal of Solid-State Circuits 54 (11) (2019)

- 3043–3060, ISSN 1558-173X, doi:\let\@tempa\bibinfo@X@doi10.1109/JSSC. 2019.2937234, conference Name: IEEE Journal of Solid-State Circuits.
- [27] J. P. G. Van Dijk, B. Patra, S. Subramanian, X. Xue, N. Samkharadze, A. Corna, C. Jeon, F. Sheikh, E. Juarez-Hernandez, B. P. Esparza, H. Rampurawala, B. R. Carlton, S. Ravikumar, C. Nieva, S. Kim, H.-J. Lee, A. Sammak, G. Scappucci, M. Veldhorst, L. M. K. Vandersypen, E. Charbon, S. Pellerano, M. Babaie, F. Sebastiano, A Scalable Cryo-CMOS Controller for the Wideband Frequency-Multiplexed Control of Spin Qubits and Transmons, IEEE Journal of Solid-State Circuits (2020) 1–1ISSN 1558-173X, doi:\let\@tempa\bibinfo@X@doi10.1109/JSSC.2020.3024678, conference Name: IEEE Journal of Solid-State Circuits.
- [28] E. Schriek, F. Sebastiano, E. Charbon, A Cryo-CMOS Digital Cell Library for Quantum Computing Applications, IEEE Solid-State Circuits Letters (2020) 1–1ISSN 2573-9603, doi:\let\@tempa\bibinfo@X@doi10.1109/LSSC. 2020.3017705, conference Name: IEEE Solid-State Circuits Letters.
- [29] B. Patra, J. P. G. van Dijk, S. Subramanian, A. Corna, X. Xue, C. Jeon, F. Sheikh, E. Juarez-Hernandez, B. P. Esparza, H. Rampurawala, B. Carlton, N. Samkharadze, S. Ravikumar, C. Nieva, S. Kim, H.-J. Lee, A. Sammak, G. Scappucci, M. Veldhorst, L. M. K. Vandersypen, M. Babaie, F. Sebastiano, E. Charbon, S. Pellerano, 19.1 A Scalable Cryo-CMOS 2-to-20GHz Digitally Intensive Controller for 4×32 Frequency Multiplexed Spin Qubits/Transmons in 22nm FinFET Technology for Quantum Computers, in: 2020 IEEE International Solid- State Circuits Conference (ISSCC), 304–306, doi:\let\@tempa\binfo@X@doi10.1109/ISSCC19947.2020.9063109, iSSN: 2376-8606, 2020.
- [30] D. J. Frank, S. Chakraborty, K. Tien, P. Rosno, T. Fox, M. Yeck, J. A. Glick, R. Robertazzi, R. Richetta, J. F. Bulzacchelli, D. Ramirez, D. Yilma, A. Davies, R. V. Joshi, S. D. Chambers, S. Lekuch, K. Inoue, D. Underwood, D. Wisnieff, C. Baks, D. Bethune, J. Timmerwilke, B. R. Johnson, B. P. Gaucher, D. J. Friedman, A Cryo-CMOS Low-Power Semi-Autonomous Qubit State Controller in 14nm FinFET Technology, in: 2022 IEEE International Solid- State Circuits Conference (ISSCC), vol. 65, 360–362, doi:\let\@tempa\bibinfo@X@doi10.1109/ISSCC42614.2022.9731538, iSSN: 2376-8606, 2022.
- [31] X. Xue, B. Patra, J. P. G. van Dijk, N. Samkharadze, S. Subramanian, A. Corna, C. Jeon, F. Sheikh, E. Juarez-Hernandez, B. P. Esparza, H. Rampurawala, B. Carlton, S. Ravikumar, C. Nieva, S. Kim, H.-J. Lee, A. Sammak, G. Scappucci, M. Veldhorst, F. Sebastiano, M. Babaie, S. Pellerano, E. Charbon, L. M. K. Vandersypen, CMOS-based cryogenic control of silicon quantum circuits, arXiv:2009.14185 [cond-mat, physics:physics, physics:quant-ph] URL http://arxiv.org/abs/2009.14185, arXiv: 2009.14185.
- [32] S. Chakraborty, D. J. Frank, K. Tien, P. Rosno, M. Yeck, J. A. Glick, R. Robertazzi, R. Richetta, J. F. Bulzacchelli, D. Underwood, D. Ramirez, D. Yilma, A. Davies, R. V. Joshi, S. D. Chambers, S. Lekuch, K. Inoue, D. Wisnieff, C. W. Baks, D. S. Bethune, J. Timmerwilke, T. Fox, P. Song, B. R. Johnson,

- B. P. Gaucher, D. J. Friedman, A Cryo-CMOS Low-Power Semi-Autonomous Transmon Qubit State Controller in 14-nm FinFET Technology, IEEE Journal of Solid-State Circuits 57 (11) (2022) 3258–3273, ISSN 1558-173X, doi:\let\@tempa\bibinfo@X@doi10.1109/JSSC.2022.3201775, conference Name: IEEE Journal of Solid-State Circuits.
- [33] J.-S. Park, S. Subramanian, L. Lampert, T. Mladenov, I. Klotchkov, D. J. Kurian, E. Juarez-Hernandez, B. Perez-Esparza, S. R. Kale, K. T. Asma Beevi, S. Premaratne, T. Watson, S. Suzuki, M. Rahman, J. B. Timbadiya, S. Soni, S. Pellerano, 13.1 A Fully Integrated Cryo-CMOS SoC for Qubit Control in Quantum Computers Capable of State Manipulation, Readout and High-Speed Gate Pulsing of Spin Qubits in Intel 22nm FFL FinFET Technology, in: 2021 IEEE International Solid- State Circuits Conference (ISSCC), vol. 64, 208–210, doi: <a href="https://leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/leck.org/
- [34] A. Ruffino, Y. Peng, T.-Y. Yang, J. Michniewicz, M. F. Gonzalez-Zalba, E. Charbon, 13.2 A Fully-Integrated 40-nm 5-6.5 GHz Cryo-CMOS System-on-Chip with I/Q Receiver and Frequency Synthesizer for Scalable Multiplexed Readout of Quantum Dots, in: 2021 IEEE International Solid- State Circuits Conference (ISSCC), vol. 64, 210–212, doi:\let\@tempa\bibinfo@X@doi10.1109/ISSCC42613.2021.9365758, iSSN: 2376-8606, 2021.
- [35] S. Schaal, A. Rossi, V. N. Ciriano-Tejel, T.-Y. Yang, S. Barraud, J. J. L. Morton, M. F. Gonzalez-Zalba, A CMOS dynamic random access architecture for radio-frequency readout of quantum devices, Nature Electronics 2 (6) (2019) 236–242, ISSN 2520-1131, doi:\let\@tempa\bibinfo@X@doi10.1038/s41928-019-0259-5, URL http://www.nature.com/articles/s41928-019-0259-5.
- [36] A. Ruffino, T.-Y. Yang, J. Michniewicz, Y. Peng, E. Charbon, M. F. Gonzalez-Zalba, Integrated multiplexed microwave readout of silicon quantum dots in a cryogenic CMOS chip, arXiv:2101.08295 [cond-mat, physics:physics, physics:quant-ph] URL http://arxiv.org/abs/2101.08295, arXiv: 2101.08295.
- [37] A. Crippa, R. Ezzouch, A. Aprá, A. Amisse, R. Laviéville, L. Hutin, B. Bertrand, M. Vinet, M. Urdampilleta, T. Meunier, M. Sanquer, X. Jehl, R. Maurand, S. De Franceschi, Gate-reflectometry dispersive readout and coherent control of a spin qubit in silicon, Nature Communications 10 (1) (2019) 2776, ISSN 2041-1723, doi:\let\@tempa\bibinfo@X@doi10.1038/s41467-019-10848-z, URL http://www.nature.com/articles/s41467-019-10848-z.
- [38] G. Zheng, N. Samkharadze, M. L. Noordam, N. Kalhor, D. Brousse, A. Sammak, G. Scappucci, L. M. K. Vandersypen, Rapid gate-based spin readout in silicon using an on-chip resonator, Nature Nanotechnology 14 (8) (2019) 742–746, ISSN 1748-3387, 1748-3395, doi:\let\@tempa\bibinfo@X@

- doi10.1038/s41565-019-0488-9, URL http://www.nature.com/articles/s41565-019-0488-9.
- [39] F. Yuan, CMOS Active Inductors and Transformers, Springer US, Boston, MA, ISBN 978-0-387-76477-1 978-0-387-76479-5, doi:\let\@tempa\bibinfo@ X@doi10.1007/978-0-387-76479-5, URL http://link.springer.com/10.1007/978-0-387-76479-5, 2008.
- [40] A. I. Karsilayan, R. Schaumann, A high-frequency high-Q CMOS active inductor with DC bias control, in: Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144), vol. 1, 486–489 vol.1, doi:\let\@tempa\bibinfo@X@doi10.1109/MWSCAS.2000.951689, 2000.
- [41] L. Nyssens, A. Halder, B. K. Esfeh, N. Planes, D. Flandre, V. Kilchytska, J.-P. Raskin, 28-nm FD-SOI CMOS RF Figures of Merit Down to 4.2 K, IEEE Journal of the Electron Devices Society 8 (2020) 646–654, ISSN 2168-6734, doi:\let\@tempa\bibinfo@X@doi10.1109/JEDS.2020.3002201, conference Name: IEEE Journal of the Electron Devices Society.
- [42] B. C. Paz, L. L. Guevel, M. Cassé, G. Billiot, G. Pillonnet, A. Jansen, S. Haendler, A. Juge, E. Vincent, P. Galy, G. Ghibaudo, M. Vinet, S. d. Franceschi, T. Meunier, F. Gaillard, Integrated Variability Measurements of 28 nm FDSOI MOSFETs down to 4.2 K for Cryogenic CMOS Applications, in: 2020 IEEE 33rd International Conference on Microelectronic Test Structures (ICMTS), 1–5, doi:\let\@tempa\bibinfo@X@doi10.1109/ICMTS48187. 2020.9107906, iSSN: 2158-1029, 2020.
- [43] B. C. Paz, L. Le Guevel, M. Cassé, G. Billiot, G. Pillonnet, A. G. M. Jansen, R. Maurand, S. Haendler, A. Juge, E. Vincent, P. Galy, G. Ghibaudo, M. Vinet, S. de Franceschi, T. Meunier, F. Gaillard, Variability Evaluation of 28nm FD-SOI Technology at Cryogenic Temperatures down to 100mK for Quantum Computing, in: 2020 IEEE Symposium on VLSI Technology, 1–2, doi:\let\@tempa\bibinfo@X@doi10.1109/VLSITechnology18217.2020.9265034, iSSN: 2158-9682, 2020.
- [44] S. Bonen, U. Alakusu, Y. Duan, M. J. Gong, M. S. Dadash, L. Lucci, D. R. Daughton, G. C. Adam, S. Iordănescu, M. Păşteanu, I. Giangu, H. Jia, L. E. Gutierrez, W. T. Chen, N. Messaoudi, D. Harame, A. Müller, R. R. Mansour, P. Asbeck, S. P. Voinigescu, Cryogenic Characterization of 22-nm FDSOI CMOS Technology for Quantum Computing ICs, IEEE Electron Device Letters 40 (1) (2019) 127–130, ISSN 1558-0563, doi:\let\@tempa\binfo@X@doi10. 1109/LED.2018.2880303, conference Name: IEEE Electron Device Letters.
- [45] T. Poiroux, O. Rozeau, P. Scheer, S. Martinie, M. Jaud, M. Minondo, A. Juge, J. C. Barbé, M. Vinet, Leti-UTSOI2.1: A Compact Model for UTBB-FDSOI Technologies—Part II: DC and AC Model Description, IEEE Transactions on Electron Devices 62 (9) (2015) 2760–2768, ISSN 0018-9383, doi:\let\@tempa\bibinfo@X@doi10.1109/TED.2015.2458336.

- [46] H. Xiao, R. Schaumann, A 5.4-GHz high-Q tunable active-inductor bandpass filter in standard digital CMOS technology, Analog Integrated Circuits and Signal Processing 51 (1) (2007) 1–9, ISSN 1573-1979, doi:\let\@tempa\bibinfo@X@doi10.1007/s10470-007-9040-1, URL https://doi.org/10.1007/s10470-007-9040-1.
- [47] H. Barthelemy, W. Rahajandraibe, NMOS transistors based Karsilayan Schaumann gyrator: 'lowpass and bandpass filter applications', in: 2003 46th Midwest Symposium on Circuits and Systems, vol. 1, 97–100 Vol. 1, doi:\let\@tempa\bibinfo@X@doi10.1109/MWSCAS.2003.1562227, 2003.
- [48] B. Patra, M. Mehrpoo, A. Ruffino, F. Sebastiano, E. Charbon, M. Babaie, Characterization and Analysis of On-Chip Microwave Passive Components at Cryogenic Temperatures, arXiv:1911.13084 [physics, physics:quant-ph] URL http://arxiv.org/abs/1911.13084, arXiv: 1911.13084.
- [49] J. van Dijk, E. Kawakami, R. Schouten, M. Veldhorst, L. Vandersypen, M. Babaie, E. Charbon, F. Sebastiano, Impact of Classical Control Electronics on Qubit Fidelity, Physical Review Applied 12 (4) (2019) 044054, doi:\let\@tempa\bibinfo@X@doi10.1103/PhysRevApplied.12.044054, URL https://link.aps.org/doi/10.1103/PhysRevApplied.12.044054, publisher: American Physical Society.
- [50] J. M. Hornibrook, J. I. Colless, A. C. Mahoney, X. G. Croot, S. Blanvillain, H. Lu, A. C. Gossard, D. J. Reilly, Frequency multiplexing for readout of spin qubits, Applied Physics Letters 104 (10) (2014) 103108, ISSN 0003-6951, 1077-3118, doi:\let\@tempa\bibinfo@X@doi10.1063/1.4868107, URL http://aip.scitation.org/doi/10.1063/1.4868107.
- [51] F. J. Schupp, F. Vigneau, Y. Wen, A. Mavalankar, J. Griffiths, G. a. C. Jones, I. Farrer, D. A. Ritchie, C. G. Smith, L. C. Camenzind, L. Yu, D. M. Zumbühl, G. a. D. Briggs, N. Ares, E. A. Laird, Sensitive radiofrequency readout of quantum dots using an ultra-low-noise SQUID amplifier, Journal of Applied Physics 127 (24) (2020) 244503, ISSN 0021-8979, doi:\let\@tempa\bibinfo@X@doi10.1063/5.0005886, URL https://aip.scitation.org/doi/10.1063/5.0005886, publisher: American Institute of Physics.
- [52] X. Jehl, Y.-M. Niquet, M. Sanquer, Single donor electronics and quantum functionalities with advanced CMOS technology, Journal of Physics: Condensed Matter 28 (10) (2016) 103001, ISSN 0953-8984, 1361-648X, doi: \let\@tempa\bibinfo@X@doi10.1088/0953-8984/28/10/103001, URL https://iopscience.iop.org/article/10.1088/0953-8984/28/10/103001.

#### Acknowledgements

This work was partly supported by the European Union's Horizon 2020 research and innovation program under Grant Agreement No. 810504 (ERC Synergy project QuCube).

#### **Competing interests**

The authors declare a granted patent US-Patent 11387828, dated July 12, 2022.



Figure 1: Integration of measuring circuitry for read-out of quantum capacitance. **a,** Schematic signals of amplitude and phase for the complex scattering coefficient  $S_{11}$  and impedance  $Z_r$  of a resonant circuit in, respectively, reflectometry and impedancemetry. **b,** Comparison between a typical reflectometry setup (left) and the proposed impedancemetry setup (right) for the measurement of the quantum capacitance  $C_q$  of a single-electron transistor embedded in a resonant LC circuit. Impedancemetry with the integrated cryogenic electronics for applied current  $I_{in}$  and amplified signal  $I_{in}Z_r$  leads to a lower footprint of the measurement circuitry by getting rid of bulky directional couplers. Red (respectively green) arrows represent voltages (resp. currents). Red-green arrows emphasize the voltage-current interdependence due to signal propagation in 50  $\Omega$  lines.



Figure 2: Setup with on-chip electronics. **a,** On-chip circuit implementation of the active inductance (pink), current excitation (green), test capacitor bank (blue), and amplification stage (red). For clarity, the bias MOSFETs operating in DC are drawn of smaller size than MOSFETs in the high-frequency signal chain. **b,** Simplified view of the on-chip resonant circuit placed at 4.2 K with tunable resonantor, DUT, current excitation, and voltage amplification, linked to room-temperature phase-sensitive electronics via meter-long cables. **c,** Room-temperature homodyne detection with single (I) and double (II) demodulation of the circuit output  $V_{out}$  and generation of voltage excitation  $V_{in}$  at modulation frequencies  $f_1$  (150-200 MHz) and  $f_2$  (1 kHz).



Figure 3: Characterization of the resonant circuit at 4.2 K for capacitance detection. **a**, Amplitude and phase of the demodulated circuit output  $V_{out}$  for several active inductance settings. The resonance frequency shifts to lower frequency as the inductance value increases with increasing  $C_L$  (different colors). The continuous line (low-Q) and dashed line (high-Q) show the signals for different values of  $C_R$ . **b**, Data points for the resonance frequency  $f_r$  when the extracted Q is tuned with  $C_R$ . The colored bars of width given by the written maximal deviation indicate the low dispersion of  $f_r$  for fixed  $C_L$  when varying Q with  $C_R$ . **c**, Measured phase shift for MOM capacitor  $C_m$  of 2, 4, and 8 fF in several Q-factor settings. The capacitance sensitivity  $\Delta \phi / C_m$  of the circuit is extracted from the slope with a least square fit at given Q. **d**, Capacitance sensitivity extracted from **c** as a function of the Q factor. A least square linear fit of  $\Delta \phi / C_m(Q)$  allows to extract the capacitance  $C_P$  parallel with the active inductance.



Figure 4: Capacitance resolution of the measurement set-up at 4.2 K. Extrapolated capacitance  $C_m$  at signal-to-noise ratio equal to 1 for single (I) (black circles) and double (IIa) (red squares) homodyne detection of the capacitance measurement as a function of the integration time  $t_{int}$ . Dashed lines are least-square fits  $C_m = at_{int}^{-1/2}$  with  $a = \sqrt{0.25} \, S_c$  and  $S_c$  (indicated values) the equivalent noise spectral density in aF/ $\sqrt{\rm Hz}$  of the capacitance measurement.



Figure 5: Quantum capacitance measurement of an integrated MOSFET with channel length 120 nm and width 80 nm at 4.2 K. a, Measurement of the first derivative of the gate capacitance  $C_{gg}$  with respect to  $V_{gs}$  by applying a gate-source AC excitation of 25 mV. The inset shows the capacitance  $C_{gg}(V_{gs})$  variation of approximately 6 aF near threshold gate-voltage computed from the integrated signal of the derivative, to be compared with the geometric gate capacitance for this MOSFET (see text). b, Expanded view of  $dC_{gg}/dV_{gs}$  around the off-on transition of the MOSFET measured with a smaller excitation of 3.1 mV. The resolved features are signatures of quantized electronic states in the measured capacitance of the MOSFET channel. c, Evolution of  $dC_{gg}/dV_{gs}$  with the back-gate voltage  $V_{bg}$  and the gate-source voltage  $V_{gs}$ . The indicated slopes  $\beta = dV_{bg}/dV_{gs} \simeq C_{g-ch}/C_{bg-ch}$  represent the relative coupling strength of the detected quantized states with respect to back- and front-gate.

| Declaration of interests                                                                                                                                                         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $\Box$ The authors declare that they have no known competing financial interests or personal relationships hat could have appeared to influence the work reported in this paper. |  |
| ☑The authors declare the following financial interests/personal relationships which may be considered as potential competing interests:                                          |  |
| The authors declare a granted patent US-Patent 11387828, dated July 12, 2022.                                                                                                    |  |
|                                                                                                                                                                                  |  |