

#### Available online at www.sciencedirect.com

## **ScienceDirect**

AASRI Procedia

AASRI Procedia 5 (2013) 249 - 261

www.elsevier.com/locate/procedia

2013 AASRI Conference on Parallel and Distributed Computing and Systems

# Modeling and Simulation of Different System Topologies for DSTATCOM

Pradeep Kumar\*, Niranjan Kumar, A.K.Akella

Electrical Engineering Department, National Institute of Technology Jamshedpur, 831014, Jharkhand, India

### **Abstract**

Power Quality enhancement in a distribution network is achieved by shunt compensation device known as Distribution static compensator (DSTATCOM). In this paper, three different system topologies for Distribution Static Compensators (DSTATCOMs) are modeled and tested using Simulink'SimPowerSystem Toolbox for power system quality studies. Simulation tests on a distribution system, equipped with the unbalanced and non-linear load. With the different system topologies of Distribution Static Compensators (DSTATCOMs) it is observed that power factor can be improved in supply system. The DSTATCOM controls are based on Synchronous Reference Frame control. The modeled DSTATCOM topologies can be used to develop and test different, control strategies and methods for the DSTATCOM. These models can also aid instructors in teaching power quality courses.

© 2013 The Authors. Published by Elsevier B.V. Open access under CC BY-NC-ND license. Selection and/or peer review under responsibility of American Applied Science Research Institute

Keywords: Distribution Static Compensator (DSTATCOM); Simulink'SimPowerSystemToolbox; Control; Modeling; Simulation; power quality; Synchronous Reference Frame (SRF)

#### 1. Introduction

Distribution static compensator (DSTATCOM) is one of the power custom device that is used for Power Factor Improvement on source side [1]. The DSTATCOM has a Six-leg Voltage-Sourced Converter (VSC) with Insulated Gate Bipolar Transistor (IGBT) as a switching element. Different studies have been performed

E-mail address: kumarcs08@gmail.com.

<sup>\*</sup> Pradeep Kumar . Tel.:+91-9905205302; fax:+91-657-2382246.

to evaluate the performance or propose control strategies for DSTATCOM to improve its performance [2-10]. Time domain simulations and /or practical experiments have been used to perform these studies. Time domain simulations have been shown to provide accurate prediction of the behaviour of Voltage-Sourced Converter (VSC) based FACTS devices [11]. There are many packages available to model and simulate VSC based FACTS devices such as EMTP, PSCAD, MATLAB/SIMULINK, PSIM. MATLAB/SIMULINK is the most widely used package in engineering sciences since it has many toolboxes that cover all engineering applications [12]. This paper models and simulates three different system topologies for Distribution static compensator (DSTATCOM) using Simulink'SimPowerSystem Toolbox. The DSTATCOM topologies are based on Synchronous Reference Frame (SRF) control [13].

## 2. System Topologies for DSTATCOM

There are different system topologies for the DSTATCOM. Out of which, three are selected and used in this paper. The selected systems are:

- 1- DSTATCOM with supply side-connected rectifier shown in Fig.1. (System 1)
- 2- DSTATCOM with load-side-connected rectifier shown in Fig.2. (System 2)
- 3- DSTATCOM with constant dc voltage shown in Fig.3. (System 3)

The load which has been selected for these topologies are three phase unbalanced R-L load and diode rectifier as a nonlinear load. A step-up transformer for stepping up the voltage has been used in between the STATCOM and distribution system.





Fig. 1. DSTATCOM with supply side-connected rectifier including Simulink Model



Fig. 2. DSTATCOM with Load side-connected rectifier including Simulink Model





Fig. 3. DSTATCOM with constant DC voltage including Simulink Model

## 3. Control Scheme

DSTATCOM Topologies are controlled using Synchronous Reference Frame (SRF) theory.

The three phase load current in a-b-c frame are converted to the two phase load current in d-q frame using the following formulation

$$\begin{bmatrix} i_{Ld} \\ i_{Lq} \end{bmatrix} = \frac{2}{3} \begin{cases} \cos \omega t & \cos \left(\omega t - \frac{2\pi}{3}\right) & \cos \left(\omega t + \frac{2\pi}{3}\right) \\ \sin \omega t & \sin \left(\omega t - \frac{2\pi}{3}\right) & \sin \left(\omega t + \frac{2\pi}{3}\right) \end{cases} \begin{bmatrix} i_{La} \\ i_{Lb} \\ i_{Lc} \end{bmatrix}$$

$$\begin{bmatrix} \overline{i_{Ld}} \\ \overline{i_{Lq}} \end{bmatrix} = \begin{bmatrix} G(s)i_{Ld} \\ G(s)i_{Lq} \end{bmatrix}$$
(1)



Fig. 4. Block diagram for Synchronous Reference Frame (SRF) Control Scheme

Gain  $K_q$  is defined as the ratio of  $Q_S^*$  to  $\overline{Q_L}$  and its value will be Zero for Power Factor Improvement.

The d-q component of reference source currents are obtained as

$$i_{Sd}^* = \overline{i_{Ld}} + i_{Cd}$$

$$i_{Sq}^* = K_q \overline{i_{Lq}} + u i_{Cq}$$
(3)

The d-q component of reference source currents are converted to the three phase a-b-c frame using the following formulation

$$\begin{bmatrix} i^*_{sa} \\ i^*_{sb} \\ i^*_{sc} \end{bmatrix} = \frac{2}{3} \begin{cases} \cos \omega t & \sin \omega t \\ \cos \left(\omega t - \frac{2\pi}{3}\right) & \sin \left(\omega t - \frac{2\pi}{3}\right) \\ \cos \left(\omega t + \frac{2\pi}{3}\right) & \sin \left(\omega t + \frac{2\pi}{3}\right) \end{cases} \begin{bmatrix} i^*_{sd} \\ i^*_{sq} \end{bmatrix}$$

$$(4)$$

The desired compensator currents can be obtained as

$$\begin{aligned} &i_{Ca}^* = i_{La} - i_{Sa}^* \\ &i_{Cb}^* = i_{Lb} - i_{Sb}^* \end{aligned}$$

$$i_{Cc}^* = i_{Lc} - i_{Sc}^*$$

### 4. Simulation Results

The three DSTATCOM topologies have been simulated for the power factor improvement mode. The total simulation period is 1.0 s. Based on the simulation results, the following analysis can be prepared:

(1)The simulation results of sysem1 are depicted in Fig. 6. Load current is unbalanced and non-sinusoidal. Compensator current is sinusoidal in nature. The phase angle between source current and Terminal voltage are Zero degree. This ensure Power factor will be unity i.e. Power factor can be improved after the DSTATCOM is switched on. The dc link voltage  $V_{dc}$  as shown in Fig continues to increase until the DSTATCOM is switched on and finally reach the steady state value of 500V. It starts settling after 0.2 s. The dc voltage  $V_{dc}$  starts to build up on the dc capacitor  $C_{dc}$ .

(2)The simulation results of sysem2 are depicted in Fig.7. The waveform of Load current, Compensator current, Source current and Terminal Voltage are same as in Fig.6 but the magnitude of load current is comparatively increased. Power factor can be improved after the DSTATCOM is switched on. The DC link voltage Vdc exponentially increasing with time as shown in Fig. The DC link voltage is not maintained constant but tending towards the value of 250 V.

(3)The simulation results of sysem3 are depicted in Fig.8. The waveform of Load current, Compensator current, Source current and Terminal Voltage are same as in Fig. 6. Power factor can be improved after the DSTATCOM is switched on. The DC link voltage is maintained constant at 500 V before and after the DSTATCOM is switched on. This allows the DSTATCOM to improve Power Factor with almost no interruption in the load current.



Fig.5. PWM pulses for IGBT



Fig. 6. System response with Power Factor Improvement (system1)



Fig. 7. System response with Power Factor Improvement (system2)



Fig. 8. System response with Power Factor Improvement (system3)

## 5. Conclusion

This paper has developed models for different system topologies of the Distribution Static Compensator (DSTATCOM) using Simulink'SimPowerSystem Toolbox. The control of the DSTATCOM system topologies is based on Synchronous Reference Frame control. Time domain simulations have been used to verify the operation of these models. These models can be easily modified to:

- 1- Perform different types of power quality studies in a user friendly simulation environment for teaching and researching.
- 2- Test control strategies and methods for the DSTATCOM.
- 3- Develop models for other system topologies of the DSTATCOM, which is not considered is this paper, by modifying the existing modeled topologies.

## Acknowledgments

We would like to thank Director, NIT Jamshedpur for providing financial support to complete the research work under TEQIP scheme for Mr Pradeep Kumar.

### References

- [1] Chen B S, Hsu Y Y.A minimal harmonic controller for a STATCOM.IEEE Trans. Ind. Electron. Feb. 2008; 55(2): pp. 655–664.
- [2] Akagi H, Watanabe E H, Aredes M . Instantaneous Power Theory and Applications to Power Conditioning. Hoboken: NJ Wiley;2007.
- [3] Herrera R S, Salmeron P, Kim H.Instantaneous reactive power theory applied to active power filter compensation: Different approaches, assessment, and experimental results.IEEE Trans. Ind. Electron. Jan. 2008; 55(1): pp. 184–196.
- [4] Divan D M, Bhattacharya S, Banerjee B.Synchronous frame harmonic isolator using active series filter. inProc. Eur. Power Electron. Conf. 1991; pp. 3030–3035.
- [5] Singh B,Verma V.Selective compensation of power-quality problems through active power filter by current decomposition. IEEE Trans. Power Del.Apr. 2008; 23(2): pp. 792–799.
- [6] Lascu C, Asiminoaei L, Boldea I, Blaabjerg F. Frequency response analysis of current controllers for selective harmonic compensation in active power filters. IEEE Trans. Ind. Electron. Feb. 2009;56(2): pp. 337–347.
- [7] Luo A, Shuai Z, Zhu W, Shen Z J.Combined system for harmonic suppression and reactive power compensation.IEEE Trans. Ind Electron. Feb. 2009; 56(2): pp. 418–428.
- [8] Shyu K K, Yang M J, Chen Y M, Lin Y F. Model reference adaptive control design for a shunt active-power-filter system. IEEE Trans. Ind. Electron. Jan. 2008; 55(1): pp. 97–106.
- [9] Mohagheghi S, Valle Y, Venayagamoorthy G K, Harley R G. A proportional-integrator type adaptive critic design-based neurocontroller for a static compensator in a multimachine power system. IEEE Trans. Ind. Electron. Feb. 2007; 54(1); pp. 86–96.
- [10] Shu Z, Guo Y, Lian J. Steady-state and dynamic study of active power filter with efficient FPGA-based control algorithm.IEEE Trans. Ind. Electron. Apr. 2008; 55(4): pp. 1527–1536.
- [11] Sen K. K, Keri A J F. Comparison of field results and digital simulation results of Voltage-Sourced Converter-based FACTS controllers.IEEE Trans. Power Delivery. January 2003;18(1): pp. 300-306.
- [12] https://www.mathworks.com
- [13] Padiyar K R. FACTS controllers in power transmission and distribution. India: New age international publishers; 2007.

## APPENDIX

AC line voltage:  $V_{IJ} = 415 \text{ V}$ , 50 Hz, Source inductance and resistance: Ls= 42 mH, Rs= 1.57  $\Omega$ 

Unbalanced R-L Load at each phases: Phase a-  $45\Omega$ , 195 mH, Phase b-  $70\Omega$ , 220 mH,

Phase c-  $30\,\Omega$ , 170 mH

Diode resistance and inductance-  $120\,\Omega$  , 35 mH

Proportional controller gain: Kp= 0.6, Proportional gain = -0.2, Integral gain = -40

DC Voltage :  $V_{dc}$  = 400V, DC capacitance:  $C_{dc}$  = 3500  $\mu$ F, DC resistance:  $R_{dc}$  = 5500  $\Omega$  Filter inductance:  $L_f$  = 5.0 mH, PWM switching frequency: 20 kHz