



Electronic Notes in Theoretical Computer Science

Electronic Notes in Theoretical Computer Science 217 (2008) 151–168

www.elsevier.com/locate/entcs

# CVM - A Verified Framework for Microkernel Programmers

Tom In der Rieden<sup>1</sup>

Deutsches Forschungszentrum für Künstliche Intelligenz (DFKI) Saarbrücken, Germany

Alexandra Tsyban<sup>1</sup>

Computer Science Dept. Universität des Saarlandes Saarbrücken, Germany

#### Abstract

CVM (communicating virtual machines) is a computational model for concurrent user processes interacting with a generic microkernel—supporting virtual memory—and devices. In this paper, we introduce the computational models needed to define CVM. Furthermore, we describe how CVM can be implemented by means of a concrete kernel, thus providing a trustworthy platform for microkernel programmers. Last but not least, we give an overview on the model formalization and implementation correctness proof, which has been conducted in the interactive theorem prover Isabelle for the most part. An endeavor like this is tedious and of a considerable complexity. Thus, we do not try to present all details, but provide references to publications covering specific aspects.

Keywords: Operating Systems, Microkernel, Systems Verification, Isabelle, Theorem Proving

## 1 Introduction

Operating systems are crucial components in nearly every computer system. They provide plenties of services and functionalities, e.g. managing inter-process communication, device access, and memory management. Obviously, they play a key role in the reliability of such systems and in fact, a considerable share of hacker attacks target operating system vulnerabilities. Thus, proving a computer system to be safe and secure requires to prove its operating system to be safe and secure.

<sup>&</sup>lt;sup>1</sup> This work was partially funded by the German Federal Ministry of Education and Technology (BMBF) in the framework of the Verisoft project under grant 01 IS 07008. The responsibility for this article lies with the authors.

At first sight, this appears to be a mission impossible because of the sheer size of operating system implementations. For example, the Linux 2.6.0 kernel released in late 2003 has nearly 6 million lines of code. Yet, the idea of having a small and reliable kernel is not new and has led to the development of so-called 2nd generation microkernels like L4 [16]. Microkernels offer elementary, but sufficient functionality, and can therefore be of relatively small size. For instance by using them as a trusted platform, we can run two operating systems on top of it, one small and reliable for critical applications, and a conventional one for all other tasks [24].

In this paper, we describe how a whole framework, featuring virtual memory support, memory management, system calls, user defined interrupts, etc.—thus providing a trustworthy platform for microkernel programmers—can be proven correct. We introduce a computational model called CVM (communicating virtual machines), that formalizes concurrent user processes interacting with a generic (abstract) microkernel and devices. To establish interaction, the abstract kernel features special functions called CVM primitives, which are invoked by the user processes and alter process or device configurations, e.g. by copying data from one process to another. By linking a CVM implementation to an abstract kernel, we obtain a concrete kernel ('personality').

For each layer in the computer system—hardware, devices, user processes, and abstract kernel—we define a formal model. Implementation correctness is defined by several simulation relations between these layers. The proofs are conducted in the interactive theorem prover Isabelle/HOL [22] and have already been completed to a large extent.

CVM is used in the Verisoft project [29] in two personalities: (i) VAMOS is a microkernel used in an academic stack, where on top of it a simple operating system (SOS) is running, and (ii) OLOS, an OSEKtime-like operating system, is used in a distributed automotive real-time system establishing eCall functionality [13].

The remainder of this paper is structured as follows. In Sect 2 we list some related work. Sect. 3 introduces some notation needed in Sect. 4 to define our models formally. We present a generic framework for devices in Sect. 4.1. In particular, we show how physical machines and external devices can be coupled formally (Sect. 4.2). User processes are modeled by assembler machines running on virtual memory (Sect. 4.3), while computations of the abstract kernel are defined by C0 semantics (Sect. 4.4). In Sect. 5 we sketch the construction of the concrete kernel containing the CVM implementation. The simulation relations that establish CVM implementation correctness are described in Sect. 6. The status quo of the formal verification is presented in detail in Sect. 7. We conclude in Sect. 8.

## 2 Related Work

First attempts to use theorem provers to specify and even prove correct operating systems were made as early as the seventies in PSOS [20] and UCLA Secure Unix [32]. However a missing—or to a large extend underdeveloped—tool environment made mechanized verification futile. With the CLI stack [4], a new pioneering ap-

proach for pervasive system verification was undertaken. Most notably, the simple kernel KIT was developed and its machine code implementation was proven to be correct. Compared to modern kernels KIT was very limited, in particular, it lacked interaction with devices. The project L4. verified [9] focuses on the verification of an efficient microkernel, rather than on formal pervasiveness, as no compiler correctness or accurate device interaction is considered. The microkernel is implemented in a larger subset of C, including pointer arithmetic and an explicit low-level memory model [31]. However with inline assembler code we gain an even more expressive semantics as machine registers become visible if necessary. So far, only exemplary portions of kernel code were reported to be verified, the virtual memory subsystem uses no demand paging [30]. For code verification L4. verified relies on the Verisoft's Hoare environment [26]. In the FLINT project, an assembly code verification framework is developed and code for context switching on a x86 architecture was formally proven [21]. Although a verification logic for assembler code is presented, no integration of results into high-level programming languages is undertaken. The VFiasco project [12] aims at the verification of the microkernel Fiasco implemented in a subset of C++. Code verification is performed in a embedding of C++ in PVS and there is no attempt to map the results down to the machine level.

### 3 Notation

We use  $f: A \to B$  to denote a partial mapping f from sets A to B, while  $g: A \to B$  stands for a total mapping. We denote the concatenation of bit strings  $a \in \{0,1\}^n$  and  $b \in \{0,1\}^n$  by  $a \circ b$ . For bits  $x \in \{0,1\}$  and positive natural numbers  $n \in \mathbb{N}^+$ , we define inductively  $x^1 = x$  and  $x^n = x^{n-1} \circ x$ , e.g.  $0^5 = 00000$  and  $1^2 = 11$ . For  $x \in \{0,1\}^n$ ,  $x[i], 0 \le i < n$  denotes the bit at position i of the bit string.  $\mathbb{N}_i$  with  $i \in \mathbb{N}^+$  denotes the natural interval [0, i-1]. For finite sequences  $seq: \mathbb{N} \to T$ , we use shorthand notation seq = hd; tl where hd denotes the head of the sequence, i.e. the element seq[0], and tl the remaining elements.

# 4 Computational Models

We have developed a generalized framework to model different devices in a uniform way (Sec. 4.1). Physical machines (Sec. 4.2) are used to specify the underlying microprocessor hardware. User process computations are modeled by assembler semantics (Sec. 4.3), abstract kernel computations by  $C\theta$  semantics (Sec. 4.4). Finally, we combine the above computational models to specify CVM (Sect. 4.5).

#### 4.1 Devices

We use devices in two ways in CVM. First, the page fault handler described in Sect. 5.3 uses a hard disk as swap device. Second, we offer a range of typical devices accessible by user processes through special kernel calls. Currently, we support models for five different device types: (i) a hard disk, e.g. used as the swap device for memory virtualization [11], (ii) a timer, which can be used for scheduling



Fig. 1. Device Model

user processes, (iii) a network interface, (iv) an UART serial interface, which can be used to set up a terminal [1], and (v) an automotive bus controller, which is used in Verisoft's Automotive subproject [14,13]. Device communication happens on many different layers throughout our stack. Nevertheless, in order to establish a uniform way of interacting with devices, we have developed a generic device framework featuring standardized transition functions for all layers.

For each device type, we define a specific device configuration, e.g.  $c_{\rm hd}$  for hard disks. The set of all specific device configurations (including a generic error state  $\perp$ ) is denoted by  $Conf_{\rm sdevs}$ . Furthermore, we define the set of device IDs by  $DID = \mathbb{N}^+_{dmax+1}$ , whereas dmax is fixed and determines the maximal number of devices. Formally, the generalized device configuration is defined by the mapping  $Conf_{\rm devs}: DID \to Conf_{\rm sdevs}$ .

Devices are memory-mapped and can communicate in two directions, namely with the processor and with the environment (e.g. with a user or a screen). Thus, we define two transition functions, one for internal and one for external communication. The generalized internal transition function is parameterized over inputs from the processor (Mifi). One element of the processor input is defined by a tuple mifi = (id, rd, wr, ad, count, data), whereas (i)  $id \in DID$  denotes the device ID, (ii)  $rd \in \{0,1\}$  denotes the read flag, (iii)  $wr \in \{0,1\}$  denotes the write flag, (iv) ad gives the device port where to read from or where to write to, and (v) data finally specifies the data to be written if wr = 1.

Furthermore, internal steps do not only yield a successor device configuration, but also output to the processor ( $Mifo \subseteq \mathbb{N}$ ) and, potentially, to the environment, which is specific for each device type:  $Eifo = \{Eifo_{\rm hd}, Eifo_{\rm abc}, \ldots\}$ . Now we can formally define the generalized internal transition function  $\delta_{\rm dint} : Conf_{\rm devs} \times Mifi \rightarrow Conf_{\rm devs} \times Mifo \times Eifo$ .

Input from the environment is also device type specific; We specify the generalized set of environment input by  $Eifi = \{Eifi_{hd}, Eifi_{abc}, \ldots\}$ . Again, devices may generate output. The external transition function is given by  $\delta_{dext}$ :  $Conf_{devs} \times DID \times Eifi \rightarrow Conf_{devs} \times Eifo$ .

Of course this way of dealing with devices is not the only possible on; modern architectures mostly rely on devices with direct-memory access (DMA). Yet, this makes modeling much more difficult and would require considerable changes on the hardware implementation. First, either the processor would not be the sole bus master any longer, but I/O MMUs would have to guard the bus, or one would have

to trust devices not to access sensitive data; second, DMA regions would have to be excluded from caching. Since these regions are set up dynamically, this would require hardware support for explicit cache flushing.

#### 4.2 Physical machines and instruction set architecture

The lowest layer in our stack is given by the architecture of the underlying VAMP microprocessor [6]. The VAMP provides a single-level address translation mechanism [8,10] and supports memory-mapped devices [1,11].

In order to realize memory virtualization, the VAMP runs in two modes: user mode and system mode. In user mode, all addresses are virtual and have to be translated first before accessing memory [7]. However, in system mode, we deal with physical addresses that can be used without translation. In our scenario, the microkernel runs in system mode while the user processes run in user mode.

The processor and the devices may either progress individually or communicate with each other. Communication is established either by the processor executing a memory operation to a special memory region assigned to devices (see Fig. 3) or by the device causing an external interrupt.

Physical machines are the hardware model for a system programmer. Due to space limitations, we will only introduce the relevant parts here.

A physical machine configuration  $c_{\text{phys}}$  comprises the registers, the program counters, and the memory content. The register file is split into two parts: (i) gpr:  $\{0,1\}^5 \rightarrow \{0,1\}^{32}$ , the general purpose register file, and (ii)  $spr: \{0,1\}^5 \rightarrow \{0,1\}^{32}$ , the special purpose register file. For shorthand notation, we use symbolic names for special purpose registers, e.g. Edata for spr(00101). In order to implement the delayed branch mechanism as described in [17], we specify a program counter  $pc \in \{0,1\}^{32}$  and a delayed program counter  $dpc \in \{0,1\}^{32}$ . Finally, there is a word-addressed physical memory  $pm: \{0,1\}^{30} \rightarrow \{0,1\}^{32}$ . We formally denote a physical machine configuration by the tuple  $c_{\text{phys}} = (gpr, spr, pcp, dpc, pm)$ .

An instruction set architecture (ISA) is given by a transition function  $\delta_{\rm phys}$ , that maps a configuration  $c_{\rm phys}$  and external event signals  $eev \in \{0,1\}^{dmax}$  to a next configuration  $c'_{\rm phys} = \delta_{\rm phys}(c_{\rm phys}, eev)$ . Due to space limitations, we will not give a full formal definition of the ISA transition function, but only an idea of it.

The transition function depends on the special purpose register mode, where mode = 0 denotes system mode and mode = 1 denotes user mode. For system mode, the transition function is simply defined by the instruction to which  $c_{\text{phys}}.dpc$  points (see [5,17]). In user mode, memory accesses are subject to address translation: they either cause a page fault or are redirected to the translated physical address  $pma(c_{\text{phys}}, va)$  for a given virtual address va. For details on VAMP address translation see [8].

In order to define  $\delta_{\text{phys}}(c_{\text{phys}}, eev)$  more formally, we need some helper functions: (i)  $I(c_{\text{phys}}) = c_{\text{phys}}.pm(c_{\text{phys}}.dpc)$  denotes the instruction to be executed in configuration  $c_{\text{phys}}$ , (ii) predicates  $?lw(c_{\text{phys}})$  and  $?sw(c_{\text{phys}})$  distinguish  $I(c_{\text{phys}})$  being a 'load word' or a 'store word' instruction, (iii)  $RS1(c_{\text{phys}})$ ,  $RS2(c_{\text{phys}})$ ,

and  $RD(c_{\text{phys}})$  are returning the general purpose register operands of  $I(c_{\text{phys}})$ , (iv)  $imm(c_{\text{phys}})$  returns the immediate constant of  $I(c_{\text{phys}})$ , and (v)  $ea(c_{\text{phys}}) = c_{\text{phys}}.gpr(RS1(c_{\text{phys}})) + imm(c_{\text{phys}})$  specifies the effective address of  $I(c_{\text{phys}})$ , i.e. its memory operand.

Note, that for CVM, only the kernel running in system mode interacts directly with devices, thus address translation does not affect. Devices are memory mapped, i.e. a part of the memory is shared by both the processor and the devices (cf. Fig. 3). We denote the set of addresses in this part of the memory by DIO. Let the predicate ?int(i) denote, if the device with ID i is in an interrupt state. We can now define the external event signals as  $eev = ?int(dmax) \circ ?int(dmax - 1) \circ ... \circ ?int(1)$ . Let us introduce an input alphabet  $\mathbb{I} = (DID \times Eif_1) \cup \{0\}$  and an output alphabet  $\mathbb{O} = Eifo \cup \{\varepsilon\}$ . Formally the combined transition function of physical machines and devices  $\delta_{p\&d}(c_{\text{phys}}, c_{\text{devs}}, in) = (c'_{\text{phys}}, c'_{\text{devs}}, out)$  is defined for  $in \in \mathbb{I}$  and  $out \in \mathbb{O}$  as follows. For external device input  $(in \neq 0)$ , we execute the external device transition function, thus  $c'_{\text{phys}} = c_{\text{phys}}$  and  $(c'_{\text{devs}}, out) = \delta_{\text{dext}}(c_{\text{devs}}, in)$ . For processor steps (in = 0), we distinguish between steps with device interaction, i.e.  $ea(c_{\text{phys}}) \in DIO$ , and without device interaction: (i) in the former case, we execute both the processor and the internal device transition function:  $c'_{\rm phys} = \delta_{\rm phys}(c_{\rm phys}, eev)$  and  $(c'_{\rm devs}, mifo, out) = \delta_{\rm dint}(c_{\rm devs}, mifi)$ . If  $?lw(c_{\rm phys})$ , we set  $c'_{\text{phys}}.gpr(RD(c_{\text{phys}})) = mifo$ , otherwise we discard mifo. (ii) In the latter case, we execute the transition function of the processor:  $c'_{\text{phys}} = \delta_{\text{phys}}(c_{\text{phys}}, eev)$  and  $(c'_{\text{devs}}, out) = (c_{\text{devs}}, \varepsilon)$ . Here, mift is obtained by a helper function  $dec(ea(c_{\text{phys}})) =$ (i, ad) returning the device id i and port ad for a given effective address, such that  $mifi = (i, ad, ?lw(c_{phys}), ?sw(c_{phys}), c_{phys}.gpr(RD(c_{phys}))).$ 

The *n*-step transition function  $\delta^n_{p\&d}$  takes initial configurations  $c_{\text{phys}}$  and  $c_{\text{devs}}$ , and a input sequence ins of length m, with elements  $m_i \in \mathbb{I}$  and  $m \geq n$ . While executing single steps,  $\delta^n_{p\&d}$  generates an output sequence outs of length m and elements in  $\mathbb{O}$ . We define  $\delta^n_{p\&d}$  recursively: (i)  $\delta^0_{p\&d}(c_{\text{phys}}, c_{\text{devs}}, ins) = (c_{\text{phys}}, c_{\text{devs}}, \varepsilon)$ , and (ii)  $\delta^{i+1}_{p\&d}(c_{\text{phys}}, c_{\text{devs}}, ins) = \delta_{p\&d}(c'_{\text{phys}}, c'_{\text{devs}}, ins(i+1))$  with  $\delta^i_{p\&d}(c_{\text{phys}}, c_{\text{devs}}, ins) = (c'_{\text{phys}}, c'_{\text{devs}}, outs)$ 

#### 4.3 Assembler Semantics

User processes are applications running on top of the microkernel. Given that we also want to consider malevolent (hacker) applications, we restrain from any programming restrictions imposed by C and model all processes as assembler machines. More precisely, since the microkernel is providing memory virtualization and these applications run on a uniform virtual memory, we will use virtual assembler machines. A virtual machine configuration  $c_{\rm ASM}$  is closely related to the physical machine configuration describing the hardware. It still comprises the register files and the program counters. We consider register numbers as naturals and their contents as integers. Furthermore, only a subset of the special purpose registers available in the real hardware is visible here and the instruction set is limited.

We formally define the register files (similar to Sect. 4.2) as (partial) mappings,

i.e.  $gpr: \mathbb{N}_{32} \to \mathbb{Z}$  and  $spr: \mathbb{N}_{32} \to \mathbb{Z}$ , and the two program counters  $dpc, pcp \in \mathbb{N}$ . The memory is given by  $mm: \mathbb{N} \to \mathbb{Z}$ , such that the overall assembler configuration is specified by the tuple  $c_{\text{ASM}} = (gpr, spr, pcp, dpc, mm)$ .

The transition function, which maps a given assembler configuration  $c_{\text{ASM}}$  either to its successor configuration or to an error state  $\perp$ :  $\delta_{\text{ASM}}: Conf_{\text{ASM}} \to Conf_{\text{ASM}} \cup \{\bot\}$ , is defined over the current instruction to which (dpc.mm(c.dpc)) points. For example, the error state can be reached if the user process tries to access a restricted special purpose register.

Let  $\delta_{\mathrm{ASM}}^n: Conf_{\mathrm{ASM}} \to Conf_{\mathrm{ASM}} \cup \{\bot\}$  denote the function that applies the transition function  $n \in \mathbb{N}$  times. We define inductively (i)  $\delta_{\mathrm{ASM}}^0(c_{\mathrm{ASM}}) = c_{\mathrm{ASM}}$  and (ii)  $\delta_{\mathrm{ASM}}^{i+1}(c_{\mathrm{ASM}}) = \delta_{\mathrm{ASM}}(c'_{\mathrm{ASM}})$  if  $\delta_{\mathrm{ASM}}^i(c_{\mathrm{ASM}}) = c'_{\mathrm{ASM}}$  and  $c'_{\mathrm{ASM}} \neq \bot$ , else  $\bot$ .

#### 4.4 C0 Small Step Semantics

C0 is the C-like imperative programming language developed and widely used in Verisoft. It features sufficient functionality to implement system software and applications, yet having a concise formal semantics which allows for the—more or less—efficient verification of code with several thousands lines, e.g. a non-optimizing compiler and a simple email client [23,3].

A C0 program is identified by its functions—including information about their list of parameters and local variables—, the type name environment and the list of global variables. C0 supports four elementary types (Bool, Integer, Unsigned and Char) and allows for non-elementary, recursive data types: Arr(l,t) denotes the array with l elements of type t and, for types  $t_i$  and component names  $n_i$ ,  $Struct([(n_0, t_0), \dots, (n_l, t_{l-1})])$  denotes a structure type with l components. pointers are denoted by Ptr(tn) where tn stands for a type name defined in the type name environment tenv, a mapping  $tenv: \Sigma^+ \rightarrow ty$  mapping type names to types. The procedure table contains the information about all functions of a C0 program. Formally, it is a partial mapping ptable:  $\Sigma^+ \rightarrow fdesc$  of function names to their corresponding descriptors, containing information on function body, parameters, local variables and return type. The global variables are defined by a sequence of variable names and their associated types:  $st: \mathbb{N} \to \Sigma^+ \times ty$ , called symbol table. We will not discuss in detail C0 statements (Stmt) and expressions (Expr). The definitions of both are straightforward and are presented exhaustively in [15].

A C0 configuration  $c_{C0} = (mem, pr)$  consists of the memory configuration mem—storing information about the (possibly dynamically allocated) program variables and their values—and the program rest pr. Variables are represented in a generalized way as so-called g-vars, defined inductively as: a global variable of name x as  $gvar_{gm}(x)$ , a local variable of name x in the i-th stack frame as  $gvar_{lm}(i,x)$ , and a nameless heap variable with index i as  $gvar_{lm}(i)$ . If s is a g-var of structural type, then its component with name cn is also a g-var: gvar(s, cn). Similar, for a g-var a of array type, its i-th element is also a g-var: gvar(a, i). A memory configuration is given by a triple consisting of (i) a global memory frame mem.gm: mframe,

(ii) a local memory stack  $mem.lm: \mathbb{N} \to mframe \times gvar^2$ , and (iii) a heap memory frame mem.hm: mframe. Each frame contains a symbol table and a content  $ct: \mathbb{N} \to mcell$ , mapping addresses to typed memory cells. Memory cells can store the value of an elementary type variable, whereas pointers are represented by a g-var or the null pointer value Null; values of aggregate variables are stored in consecutive memory cells. The second component of a C0 configuration is the program rest, a sequence of statements still to be executed:  $pr = s_1, \ldots, s_n$  with  $s_i \in Stmt$ .

Given a type name environment te and a procedure table pt, the transition function maps the current  $C\theta$  configuration either to its successor configuration or to an error state  $\bot$ :  $\delta_{C\theta}: tenv \times ptable \times Conf_{C\theta} \to Conf_{C\theta} \cup \{\bot\}$ .  $\delta_{C\theta}$  is defined inductively over the program rest (see [15] for a detailed definition).

We define  $\delta^n_{C\theta}$ , which executes the transition function n times, by induction on n: (i)  $\delta^0_{C\theta}(te, pt, c_{C\theta}) = c_{C\theta}$  (ii)  $\delta^{i+1}_{C\theta}(te, pt, c_{C\theta}) = \delta_{C\theta}(te, pt, c'_{C\theta})$ , if  $\delta^i_{C\theta}(te, pt, c_{C\theta}) = c'_{C\theta}$  and  $c'_{C\theta} \neq \bot$ , else  $\bot$ .

#### 4.5 CVM Semantics

Communicating virtual machines (CVM) are a computational model for a fixed number of processes. The processes can interact with each other and with a fixed number of devices, whereas all communication is handled by a generic abstract microkernel offering various specific kernel calls (CVM primitives). So far, there is no support for shared memory, neither between devices and processes nor between processes themselves. We use assembler semantics as introduced in Sect. 4.3 to model user process computations and the  $C\theta$  semantics from Sect. 4.4 for the computations of the abstract kernel. Device behavior is defined by the semantics described in Sect. 4.1.

A CVM configuration  $c_{\text{CVM}} = (kernel, proc, devs, sr, cup)$  comprises the following five components: (i) Let  $PID = \mathbb{N}_{pmax+1}^+$  denote the set of user process IDs with a fixed pmax. Then, a user processes configuration procs is formally a mapping of process IDs to assembler configurations:  $procs : PID \to Conf_{ASM}$ . (ii) The kernel part is specified by a type name environment, a procedure table, and a CO configuration: kernel = (tenv, pt, conf). (iii) The device configuration is given by a generalized device configuration devs. (iv)  $cup \in PID \cup \{0\}$  specifies the current process ID or, in case of cup = 0, the kernel. (v)  $sr \in \{0, 1\}^{dmax-1}$ , the interrupt mask for the devices. If sr[i] = 0, then interrupts of the device with ID did = i + 2 are masked  $^3$ .

In each CVM step, either the kernel, or one user process, or one device progresses. One step in a CVM computation is defined by the transition function  $\delta_{\text{CVM}}: Conf_{CVM} \times \mathbb{I} \to (Conf_{CVM} \cup \{\bot\}) \times \mathbb{O}$ , where  $\bot$  denotes the error state. In the following definitions, we only mention components that are changing in one step of the computation.

 $<sup>^2</sup>$  local memory frames have an additional g-var defining the memory location where the function return value is to be stored

<sup>&</sup>lt;sup>3</sup> Note, that the hard disk used for swapping (device ID  $did_{shd} = 1$ ) is not visible in the CVM specification.



Fig. 2. CVM Control Flow

Given a CVM configuration  $c_{\text{CVM}}$  and a parameter in: if  $in \neq 0$ , we execute the external transition function of the device part of the CVM configuration  $c_{\text{CVM}}.devs$  as described in Sect. 4.1:  $\delta_{\text{dext}}(c_{\text{CVM}}.devs, in) = (c'_{\text{CVM}}.devs, out)$ .

For in = 0, execution depends on the value of  $c_{\text{CVM}}.cup$ : if  $c_{\text{CVM}}.cup = i > 0$ , the user process  $c_{\text{CVM}}.procs(i)$  makes a step, otherwise the kernel progresses.

Let the predicate  $JISR(c_{ASM}, c_{devs}) \in \{0, 1\}$  denote, that an interrupt occurred in the current user process configuration  $c_{ASM}$  and device configuration  $c_{devs}$  w.r.t. the interrupt mask  $c_{CVM}.sr$ . Then we compute the (masked) exception cause  $mca(c_{ASM}) \in \mathbb{N}$  and a potential parameter  $edata(c_{ASM}) \in \mathbb{N}$  (e.g. in case of a trap exception). Details on JISR, mca, and edata can be found in [8,17]. For  $\neg JISR(c_{CVM}.procs(c_{CVM}.cup), c_{CVM}.devs)$ , we execute the transition function  $\delta_{ASM}$  as described in Sect. 4.3:  $c'_{CVM}.procs(c_{CVM}.cup) = \delta_{ASM}(c_{CVM}.procs(c_{CVM}.cup))$ . Otherwise, a visible interrupt has occurred and kernel execution starts at the entry point given by the  $C\theta$  function kdispatch with parameters mca and edata. We set  $c_{CVM}.cup = 0$  and the kernel's program rest to the function call  $c'_{CVM}.kernel.conf.pr = SCall(kret, kdispatch, <math>mca(c_{ASM}), edata(c_{ASM})$ ) where kret denotes the return variable and SCall is the  $C\theta$  function call statement.

After booting and after an interrupt, kernel execution starts by calling the function kdispatch. Note, that while the kernel runs, interrupts are disabled, i.e. our kernel is non-interruptible ('non-preemptive'). If  $c_{\text{CVM}}.cup = 0$  and the kernel program rest does not start with a function call to a CVM primitive, we simply execute the C0 transition function as described in Sect. 4.4:  $c'_{\text{CVM}}.kernel = \delta_{C0}(c_{\text{CVM}}.kernel)$ . Otherwise, we have  $c_{\text{CVM}}.kernel.conf.pr = ESCall(v, prim, expr_1, ..., expr_n); r$  for a CVM primitive prim, an integer return variable v and unsigned expressions  $expr_1, \ldots, expr_n \in Expr$ . Here, ESCall is the C0 statement for external function calls, i.e. functions with declarations but without a body (Sect. 5 explains how to get a fully implemented kernel). Each primitive prim is specified by a function  $prim_S$ , which takes n natural arguments and a CVM configuration  $c_{\text{CVM}}$ , returning an updated CVM configuration  $c'_{\text{CVM}}$  or the error state  $\bot$ . Let  $eval_r$  be the evaluation function for righthand side C0 expressions as defined in [15]. Then, we compute for  $1 \le i \le n$ :  $val_i = eval_r(c_{\text{CVM}}.kernel, e_i)$  and set  $(c'_{\text{CVM}}) = prim_S(c_{\text{CVM}}, val_1, \ldots, val_n)$ .

For example, CVM provides primitives (i) Reset and Clone for process initialization, (ii) Alloc and Free for increasing and decreasing memory of an user process, (iii) Copy to copy data from one process to another, (iv) GetGPR and SetGPR to



Fig. 3. CVM Memory Map

read and write registers of user processes, (v) GetWord and SetWord to read from and write to a user process memory address, (vi) InWord and OutWord for device communication, and (vii) SetMask for setting the CVM interrupt mask. For a full list of primitives see [27].

Due to lack of space, we exemplify by the specification of SetGPR: Given a configuration with kernel program rest  $ESCall(v, SetGPR, expr_1, expr_2, ..., expr_5); r$ . We set  $SetGPR_S(c_{\text{CVM}}, pid, i, y) = c'_{\text{CVM}}$  with (i)  $c'_{\text{CVM}}.proc(pid).gpr(i) = y$ , (ii)  $c'_{\text{CVM}}.kernel.conf.pr = r$ , and (iii)  $c'_{\text{CVM}}.kernel.conf.mem = mem_update(c_{\text{CVM}}.kernel.conf.mem, v, 0)$  with the C0 memory update function as defined in [15].

Note, that since the whole stack runs on one single processor, it is legal to assume that either the kernel or an user process perform a step. This is not that obvious for the devices. Remember that devices are memory-mapped and access to these memory regions happens only within the dedicated primitives of the kernel. These primitives are written in assembler, hence steps in the kernel and on the physical machine have the same granularity: one instruction. Additionally, the actual synchronization with the device can be mapped down to one single instruction, namely a load word or store word instruction. All other steps during kernel execution are independent from the device computation. This means, all interleavings possible between physical machine steps and devices—as seen in Sect. 4.2—are also possible on between the kernel and the devices.

# 5 CVM Implementation

In this section, we will give an overview on the CVM implementation details and how to merge such an implementation with the abstract kernel in order to obtain a compilable and thus executable kernel.

#### 5.1 Data Structures

To simulate virtual machines and multi-processing, the CVM implementation has to maintain certain data structures: (i) in the kernel global memory (kernel data), we store an array of process control blocks  $pcb[i], i \in PID$  for all user processes. One process control block has components pcb[i].r for each register and the program counters of  $c_{\text{phys}}$ , (ii) the global memory variable cup keeps track of the current user

process as specified in  $c_{\text{CVM}}.cup$  and similarly, sr for  $c_{\text{CVM}}.sr$ , (iii) in the global memory variable kheap, we store the end address of the kernel heap, (iv) the array ptspace on the kernel heap holds the page tables of all user processes, and (v) data structures of the page-fault handler (see Sect.5.3) necessary for the management of physical and swap memory.

#### 5.2 Entering and Leaving System Mode

Whenever we enter system mode, i.e. the kernel starts to execute, we initialize its program rest with  $c_{\text{CVM}}.kernel.conf.prog = init$ . In all cases but reset, init will take the current process and store its registers into the corresponding control block pcb[cup]. Then, the kernel is initialized and the CVM dispatcher cvmdispatch is called with parameters pcb[cup].eca, pcb[cup].edata, and pcb[cup].edpc. As mentioned in Sect.4.5, interrupts are to be invisible in system mode. We achieve this by zeroing the status register  $c_{\text{phys}}.SR$ . In case of a page fault, the page fault handler is invoked by cvmdispatch. Otherwise we continue with a call to the abstract kernel dispatcher kdispatch with parameters pcb[cup].eca and pcb[cup].edata.

To leave system mode and with  $i \in PID$  being the user process to be started, we set cup = i and restore the process from its control block pcb[i]. Finally, we leave kernel execution with a return from exception instruction (rfe).

Note, that a scheduler is not part of the concrete kernel, i.e. the abstract kernel has to take care of handling timer interrupts. Thus, we are not giving any guarantees

#### 5.3 Page Fault Handler

For pcb[cup].eca = 8, the user process with ID cup has caused a page fault on fetch interrupt (pff), i.e. the process' delayed pc points to an address not present in physical memory. Thus, the page fault handler is called with parameters cup and pcb[cup].edpc. For pcb[cup].eca = 16, we are dealing with a page fault on load/store (pfls), i.e. a memory operation was accessing an address not present in physical memory. In this case, cvmdispatch invokes the page fault handler with parameters cup and pcb[cup].edata. For details on the paging algorithm used in Verisoft see [2].

#### 5.4 CVM Primitives

The implementation of the various primitives is straightforward. Some of them are only updating the process control blocks of tasks and are therefore implemented in pure  $C\theta$ . Other primitives—e.g. those copying memory from one process to another—are manipulating data structures not visible in  $C\theta$ . In these cases, hardware-specific assembler code portions are inevitable. We inline them directly into the  $C\theta$  code with a special ASM statement.

#### 5.5 Abstract Linker and Concrete Kernel

As we have seen in the sections before, it takes several things to build a concrete kernel from an abstract one. We have to provide implementations for these func-



Fig. 4. Simulation Relations During User and Kernel Execution

tions, the abstract kernel only declares (i.e. the CVM primitives), and we have to add functions that are not visible in the abstract kernel (i.e. *cvmdispatch*). Additionally, we have to add some extra global variables not needed in the abstract kernel.

Starting with two programs  $A = (te_A, pt_A, gst_A)$  and  $B = (te_B, pt_B, gst_B)$ , we build the linked program  $link(A, B) = (te_{ld}, pt_{ld}, gst_{ld})$  as follows: (i) We merge the two type name environments by simply adding one to the other. (ii) For any external procedure p in  $pt_A$ , i.e. with an empty body, we look for a corresponding procedure in  $pt_B$  with implementation and remove p from  $pt_A$  if one exists. Vice versa, we repeat this for procedures q in  $pt_B$ .  $pt_{ld}$  is then given by the disjoint union of the procedure tables updated as described afore. (iii) We build the new global symbol table by appending  $gst_B$  to  $gst_A$ :  $gst_{ld} = gst_A$ ;  $gst_B$ . (iv) Finally, we scan all procedure bodies of  $pt_{ld}$  for external function calls denoted by the C0 statement ESCall. For any of these statements we check, if it is now implemented after linking. If so, we replace the ESCall statement by a SCall statement. Linking does obviously not work for two arbitrary programs. Due to space limitations, we have omitted any preconditions here, e.g. the two symbol tables having to be disjoint.

We can now build a compilable concrete kernel by linking the CVM implementation cvm to the abstract kernel implementation ak: ck = link(cvm, ak).

# 6 CVM Implementation Correctness

#### 6.1 User Process Relations

The implementation correctness of the CVM specification user process part  $c_{\text{CVM}}.up$  is defined by three separate relations.  $\sim_{cup}$  relates the current user process  $c_{\text{CVM}}.cup$  to the value stored at the appropriate address in  $c_{\text{phys}}$ .  $\sim_{sr}$  relates the status register  $c_{\text{CVM}}.sr$  to the value stored at the appropriate address in  $c_{\text{phys}}$ . Last but not least,  $\sim_{procs}$  defines the way, the user process configurations  $c_{\text{CVM}}.procs(i)$  are to be stored in  $c_{\text{phys}}$ .

A physical machine with appropriate page fault handlers can simulate virtual machines. In Verisoft, we consider a simple pager that stores virtual memory in the swap memory, whereas the physical memory acts as a write back cache. The swap memory is provided by a designated hard disk with device ID  $did_{shd} = 1$ . For simplicity, we omit here the full hard disk model and consider only its content,

a mapping of addresses to content:  $sm : \mathbb{N} \to \mathbb{Z}$ . Besides the architecturally defined physical memory address  $pma(c_{\text{phys}}, va)$ , we define a (software) swap memory address function  $sma(c_{\text{phys}}, va)$  maintained by the page fault handler, which maps virtual addresses to addresses in  $c_{\text{devs}}(1).sm$ .

Let  $?valid(c_{\text{phys}}, p, va)$  be a predicate denoting if a virtual address va for a process p lies in physical memory or not. Then we define a function  $get\_mm$ , constructing the virtual memory of a process p from a physical machine configuration  $c_{\text{phys}}$  as follows: (i) for  $?valid(c_{\text{phys}}, p, ad)$ , we set  $get\_mm(c_{\text{phys}}, p)(ad) = c_{\text{phys}}.mm(pma(c_{\text{phys}}, ad))$  and (ii)  $(c_{\text{devs}}(1)).sm(sma(c_{\text{phys}}, ad))$  else. Furthermore, we define a function  $get\_gpr$  constructing the general purpose register file for a process p and a configuration  $c_{\text{phys}}$ : (i) if  $cup = p \land c_{\text{phys}}.mode = 1$ , we set  $get\_gpr(c_{\text{phys}}, p)(reg) = c_{\text{phys}}.gpr(reg)$ , and (ii) pcp[p].reg, else, for  $reg \in \mathbb{N}_{32}$ . Correspondingly, we define functions  $get\_dpc$ ,  $get\_pcp$ ,  $get\_spr$ , and the function  $get\_vm(c_{\text{phys}}, p)$  that combines the functions afore and returns a whole configuration.

The physical machine simulates a user process  $i \in PID$ , iff  $get\_vm(c_{phys}, i) = c_{CVM}.procs(i)$ . We define  $\sim_{procs}$  as the conjunction of this equality relation over all processes:  $\sim_{procs} (c_{CVM}.procs, c_{phys}) = \bigwedge_{i=1}^{pmax} get\_vm(c_{phys}, i) = c_{CVM}.procs(i)$ .

#### 6.2 Kernel Relations

First, the abstract kernel has to be simulated by the concrete kernel. Second, the concrete kernel is a  $C\theta$  program and cannot be executed directly on the hardware. Thus, we depend on compiler correctness, i.e. a simulation relation between  $C\theta$  machines and physical machines.

### 6.2.1 Abstract Kernel and Concrete Kernel

We define a simulation relation  $\sim_{kern}$  that tells us when a concrete kernel configuration cc encodes an abstract kernel configuration ca. As seen in Sect. 5, the concrete kernel has more variables and more function calls than the abstract one. Thus we define a mapping of abstract kernel variables  $gvar^{ca}$  to concrete kernel variables  $gvar^{cc}$  as  $kalloc(g, hpm) := (i) gvar^{cc}_{gm}(v)$  for  $g = gvar^{ca}_{gm}(v)$ , (ii)  $gvar^{cc}_{lm}(i+j,v)$  for  $g = gvar^{ca}_{lm}(i,x)$ , and (iii)  $gvar^{cc}_{hm}(hpm(i))$  if  $g = gvar^{ca}_{hm}(i)$ . Note, that the constant j denotes the number of extra function calls in the concrete kernel and  $hpm : \mathbb{N} \to \mathbb{N}$  is a mapping of heap indices in the abstract kernel to heap indices in the concrete kernel.

Now, we set  $\sim_{kern} (ca, cc, te_{ca}, pt_{ca}, te_{cc}, pt_{cc}, kalloc)$  iff (i) corresponding variables  $g^{ca}$  and  $g^{cc} = kalloc(g^{ca}, hpm)$  have the same values and types, (ii) the recursion depths are equal modulo the constant number j of extra function calls in cc, (iii) the program rest of the abstract kernel ca.pr is a prefix of the concrete kernel program rest cc.pr, (iv) the abstract type name environment  $te_{ca}$  is a subset of the concrete one  $te_{cc}$ , and (v) all procedures declared or defined in the abstract procedure table  $pt_{ca}$  are also defined in the concrete  $pt_{cc}$ .

During user execution, the local memory stacks of both the abstract kernel and the concrete kernel are empty, as is the program rest of both kernels. This means, that  $\sim_{kern}$  would be unprovable. Thus, we define a weaker form  $\sim_{kern}^*$ , which omits any properties on local variables, the recursion depth, and the program rest.

### 6.2.2 Compiler Correctness

The concrete kernel is written in C0 with inline assembler portions, while on the actual hardware, the translated object-code is executed. Hence, we have to define in a formal way, what correct translation of C0 means. Since our work is part of the Verisoft project, we are using the Verisoft simple non-optimizing C0 Compiler and the consistency relation it provides. Nevertheless, approaches like translation validation [25] are also feasible and have been successfully applied in other projects [19].

Compiler correctness is defined by means of a simulation relation  $consis(te, pt, c_{C0}, alloc, c_{ASM})$  between configurations  $c_{C0}$  of C0 machines and configurations  $c_{phys}$  of physical machines, which run the compiled code. Additionally, consis is parameterized with an allocation function alloc (a mapping of g-vars to memory addresses), a type name environment te, and a procedure table pt. A complete formal definition of consis with a correctness proof for a simple, non-optimizing compiler, can be found in [15].

Essentially, *consis* divides into three sub-relations:

- (i)  $consis_{code}(te, pt, c_{C0}, c_{phys})$ , code consistency, requires that the compiled code is stored at a well-defined address in the machine configuration,
- (ii)  $consis_c(te, pt, c_{C0}, c_{phys})$ , control consistency, requires that the program counters of the physical machine point to the start address of the code which has been generated for the head of the program rest, and
- (iii)  $consis_d(te, pt, c_{C0}, alloc, c_{phys})$ , data consistency. Data consistency states that g-vars are correctly stored in the physical machine and that some auxiliary information about stack and heap are stored correctly.

Like with  $\sim_{kern}$ , consis is too strong during user execution, Since the values stored in the registers of the physical machine are those of the current user process, some sub-relations do not hold or have to be modified at least: (i) Control consistency is discarded, because the program counters are related to the current user process. Since we always enter the kernel at the same entry point (cf. Sect. 4.5), we do not even store the old values when leaving system mode. (ii) During kernel execution, the relation between the size of the heap in the  $C\theta$  configuration and the one in the physical machine is defined by a designated general purpose register. Throughout user execution, we use the kernel variable kheap instead. We denote this—weaker—simulation relation by  $consis^*$ .

#### 6.3 Device Relation

Since we are using a generalized device framework as introduced in Sect. 4.1, the devices as seen by the CVM model are nearly the same as those on the physical machine level, only the hard disk used as swap device  $(did_{shd} = 1)$  is not visible in

CVM. Hence,  $\sim_{dev}$  is merely an equivalence relation between the states of the CVM devices and those of the physical machine devices:  $\sim_{devs}$ :  $\bigwedge_{2}^{dmax} c_{CVM}.devs(i) = c_{devs}(i)$ 

#### 6.4 Correctness Theorem and Proof

We introduce one single simulation relation  $\sim_{\text{CVM}} (c_{\text{CVM}}, c_{\text{phys}}, c_{\text{devs}})$ , for which we demand, that (i) the relations  $\sim_{\text{sr}}$  and  $\sim_{\text{procs}}$ —and in the case of user mode  $\sim_{\text{cup}}$ —hold, (ii) there exists a concrete kernel configuration cc, such that  $\sim_{\text{kern}}$  (and  $\sim_{\text{kern}}^*$  respectively) and consis (and consis\* respectively) hold. Furthermore, we denote initial configurations, i.e. the configurations after a reset, by a superscript 0.

**Definition 6.1** [CVM Correctness] For all initial configurations  $c_{\text{phys}}^0, c_{\text{devs}}^0, c_{\text{CVM}}^0$ , and input sequences  $ins_{\text{p\&d}}$  and for all steps i, there exists a function f, such that  $c_{\text{CVM}}^i = \delta_{\text{CVM}}^i(c_{\text{CVM}}^0, f(ins_{\text{p\&d}}))$ , and steps t, such that  $(c_{\text{phys}}^t, c_{\text{devs}}^t) = \delta_{\text{p\&d}}(c_{\text{phys}}^0, c_{\text{devs}}^0, ins_{\text{p\&d}})$  with  $\sim_{\text{CVM}} (c_{\text{CVM}}^i, c_{\text{phys}}^t, c_{\text{devs}}^t)$ .

This correctness statement is proven by induction. The induction base case (i = 0) is defined by a CVM configuration  $c_{\text{CVM}}^0$ , whereas the kernel is running (cvm.cup = 0) and its program rest starts with kdispatch with parameter eca = 1 (for reset).

# 7 Status of the Formal Verification

The induction base case is already completely proven in Isabelle. For the induction step, we distinguish between user steps, abstract kernel steps, primitive steps and context switching. We have already obtained essential results by the formal verification of a paging mechanism [2], which represents the main difficulty for user steps. To prove  $\sim_{\text{CVM}}$  for user steps by integrating these results appears to be work for another one or two months. For abstract kernel steps,  $\sim_{\text{procs}}$  has been shown, and here also the rest of the proof work is straightforward. Proving CVM primitives to be correct is tedious work due to the inline assembler portions. Nevertheless, for three of them we already have formal proofs in Isabelle [27]. Context switching, i.e. saving a process state to its process control blocks and restoring it, is also fully formally proven. All together, the CVM specification and the associated proofs comprise currently about 50,000 lines in Isabelle.

# 8 Summary and Further Work

We have presented a formal model for CVM and have defined the meaning of implementation correctness in this context. The pervasive formal correctness proof of the CVM implementation—which has been completed to a large extent—yields a trustworthy framework down to the hardware. Microkernel verification can now focus on verifying an abstract microkernel in a high-level language, avoiding to deal with tedious low-level argumentation but still with the benefits of pervasive systems verification.

Future work includes the verification of further CVM primitives, especially those dealing with devices. In particular, accessing devices in block mode, i.e. reading and writing big chunks with one kernel call, yields major challenges like handling interrupts that might occur during such accesses.

The new Hypervisor project in Verisoft XT deals with even more open research problems. Here, a multi-threaded virtualization layer, the hypervisor, runs multi-threaded on a multi-processor architecture with a weak memory model and is compiled using a highly optimizing compiler. Due to the major differences in design and complexity of this task, it seems unrealistic to expect anything of CVM to be reused but the experience and knowledge gained by the people involved in this work.

Yet, the applicability of our approach to smaller kernels has been shown with Verisoft's VAMOS. In the new Verisoft XT project, the commercial microkernel PikeOS [28] is to be verified on code level; unlike CVM, PikeOS might be interrupted in system mode, for instance a higher priority process might suspend a lower priority process' kernel call. This means that the CVM model has to be extended in order to deal with multiple kernel stacks. The success of this undertaking would prove, that the CVM approach is of considerable relevance for the huge market of embedded systems.

In order to achieve this, several obstacles have to be overcome from our experiences: (i) Code verification with an interactive theorem prover—though using a verification environment—is not applicable in a commercial setting due to the tremendous amounts of time it takes even for highly trained people. So far, automated tools are only useful for a restricted class of interesting properties. The degree of automation in software verification has to get close to that in hardware design. (ii) We are using a specially built and verified compiler in our work. Commercial, highly optimizing compilers are not verified and won't be for a couple of years. Different approaches of relating high-level code to object code like translation validation for optimizing compilers [19] or proof carrying code [18] are promising.

### References

- [1] Alkassar, E., M. Hillebrand, S. Knapp, R. Rusev and S. Tverdyshev, Formal device and programming model for a serial interface, in: B. Beckert, editor, Proceedings, 4th International Verification Workshop (VERIFY), Bremen, Germany, 2007, pp. 4-20.

  URL http://ftp.informatik.rwth-aachen.de/Publications/CEUR-WS/Vol-259/paper04.pdf
- [2] Alkassar, E., N. Schirmer and A. Starostin, Formal pervasive verification of a paging mechanism, in: 14th International Conference, TACAS 2008, Proceedings (to appear), Lecture Notes in Computer Science (2008).
- [3] Beuster, G., N. Henrich and M. Wagner, Real world verification Experiences from the Verisoft email client, in: G. Sutcliffe, R. Schmidt and S. Schulz, editors, Proceedings of the FLoC'06 Workshop on Empirically Successful Computerized Reasoning (ESCoR 2006), CEUR Workshop Proceedings 192 (2006), pp. 112–125.
- [4] Bevier, W. R., W. A. Hunt, Jr., J. S. Moore and W. D. Young, An approach to systems verification, Journal of Automated Reasoning 5 (1989), pp. 411–428.
- [5] Beyer, S., "Putting It All Together: Formal Verification of the VAMP," Ph.D. thesis, Saarland University, Computer Science Department (2005).

- [6] Beyer, S., C. Jacobi, D. Kroening, D. Leinenbach and W. Paul, Putting it all together: Formal verification of the VAMP, International Journal on Software Tools for Technology Transfer 8 (2006), pp. 411–430.
- [7] Dalinger, I., "Formal Verification of a Processor with Memory Management Units," Ph.D. thesis, Saarland University, Computer Science Department (2006).
- [8] Dalinger, I., M. Hillebrand and W. Paul, On the verification of memory management mechanisms, in: D. Borrione and W. Paul, editors, Proceedings of the 13th Advanced Research Working Conference on Correct Hardware Design and Verification Methods (CHARME 2005), Lecture Notes in Computer Science 3725 (2005), pp. 301–316.
- [9] Heiser, G., K. Elphinstone, I. Kuz, G. Klein and S. Petters, Towards trustworthy computing systems: taking microkernels to the next level, Operating Systems Review (2007).
- [10] Hillebrand, M., "Address Spaces and Virtual Memory: Specification, Implementation, and Correctness," Ph.D. thesis, Saarland University, Computer Science Department (2005).
- [11] Hillebrand, M., T. In der Rieden and W. Paul, Dealing with I/O devices in the context of pervasive system verification, in: ICCD '05 (2005), pp. 309-316. URL http://www.iccd-conference.org/proceedings/2005/049\_hillebrandm\_dealing.pdf
- [12] Hohmuth, M. and H. Tews, The VFIASCO approach for a verified operating system, Technical Report TUD-FI05-15, Dresden University of Technology, Department of Computer Science (2005).
- [13] In der Rieden, T. and S. Knapp, An approach to the pervasive formal specification and verification of an automotive system, in: FMICS '05 (2005), pp. 115-124.
- [14] Knapp, S. and W. Paul, Pervasive verification of distributed real-time systems, in: T. H. M. Broy, J. Grünbauer, editor, Software System Reliability and Security, IOS Press, NATO Security Through Science Series. Sub-Series D: Information and Communication Security 9, 2007, pp. 239–297.
- [15] Leinenbach, D. and E. Petrova, Pervasive compiler verification from verified programs to verified systems, in: 3rd intl Workshop on Systems Software Verification (SSV08), to appear (2008).
- [16] Liedtke, J., On micro-kernel construction, in: Proceedings of the 15th ACM Symposium on Operating systems principles (SOSP 1995) (1995), pp. 237–250.
- [17] Mueller, S. M. and W. J. Paul, "Computer Architecture: Complexity and Correctness," Springer, 2000.
- [18] Necula, G. C., Proof-carrying code, in: POPL, 1997, pp. 106-119.
- [19] Necula, G. C., Translation validation for an optimizing compiler, in: PLDI, 2000, pp. 83–94.
- [20] Neumann, P. G. and R. J. Feiertag, PSOS revisited, in: ACSAC (2003), pp. 208–216.
- [21] Ni, Z., D. Yu and Z. Shao, Using xcap to certify realistic systems code: Machine context management, in: K. Schneider and J. Brandt, editors, TPHOLs, Lecture Notes in Computer Science 4732 (2007), pp. 189–206.
- [22] Nipkow, T., L. C. Paulson and M. Wenzel, "Isabelle/HOL: A Proof Assistant for Higher-Order Logic," Lecture Notes in Computer Science 2283, Springer, 2002.
- [23] Petrova, E., "Verification of the C0 Compiler Implementation on the Source Code Level," Ph.D. thesis, Saarland University, Computer Science Department (2007).
- [24] Pfitzmann, B., J. Riordan, C. Stüble, M. Waidner and A. Weber, The perseus system architecture, in: D. Fox, M. Köhntopp and A. Pfitzmann, editors, VIS 2001, Sicherheit in komplexen IT-Infrastrukturen (2001), pp. 1–18.
- [25] Pnueli, A., M. Siegel and E. Singerman, Translation validation, Lecture Notes in Computer Science 1384 (1998), pp. 151+. URL citeseer.ist.psu.edu/article/pnueli98translation.html
- [26] Schirmer, N., "Verification of Sequential Imperative Programs in Isabelle/HOL," Ph.D. thesis, Technical University of Munich (2006).
- [27] Starostin, A. and A. Tsyban, Correct microkernel primitives (2008).
- [28] SYSGO AG, PikeOS embedded system software for safety critical real-time systems, rtos and embedded linux, http://lists.sysgo.com/en/products/pikeos/ (2007).

- [29] The Verisoft Consortium, The Verisoft Project, http://www.verisoft.de/ (2003).
- [30] Tuch, H. and G. Klein, Verifying the L4 virtual memory subsystem, in: G. Klein, editor, Proceedings of the NICTA Formal Methods Workshop on Operating Systems Verification (2004), pp. 73–97.
- [31] Tuch, H., G. Klein and M. Norrish, Types, bytes, and separation logic, in: M. Hofmann and M. Felleisen, editors, POPL (2007), pp. 97–108.
- [32] Walker, B. J., R. A. Kemmerer and G. J. Popek, Specification and verification of the UCLA unix security kernel, Commun. ACM 23 (1980), pp. 118–131.