



# Thèse de doctorat de

# L'UNIVERSITÉ DE BRETAGNE SUD

ÉCOLE DOCTORALE Nº 644 Mathématiques et Sciences et Technologies de l'Information et de la Communication en Bretagne Océane Spécialité : Informatique et Architectures Numériques

Par

# William PENSEC

# Protection d'un processeur avec DIFT contre des attaques physiques

« Sous-titre de la thèse »

Thèse présentée et soutenue à Lorient, le //2024

Unité de recherche : Université Bretagne Sud, UMR CNRS 6285, Lab-STICC

Thèse Nº: « si pertinent »

# Rapporteurs avant soutenance:

Prénom NOM Fonction et établissement d'exercice Prénom NOM Fonction et établissement d'exercice Prénom NOM Fonction et établissement d'exercice

## **Composition du Jury:**

Attention, en cas d'absence d'un des membres du Jury le jour de la soutenance, la composition du jury doit être revue pour s'assurer qu'elle est conforme et devra être répercutée sur la couverture de thèse

Président : Prénom NOM Fonction et établissement d'exercice (à préciser après la soutenance)

Examinateurs : Prénom NOM Fonction et établissement d'exercice

Prénom NOM Fonction et établissement d'exercice
Prénom NOM Fonction et établissement d'exercice
Prénom NOM Fonction et établissement d'exercice

Dir. de thèse : Guy GOGNIAT Professeur des Universités (Lab-STICC, Université Bretagne Sud)
Co-dir. de thèse : Vianney LAPÔTRE Maitre de Conférence HDR (Lab-STICC, Université Bretagne Sud)

### Invité(s):

Prénom NOM Fonction et établissement d'exercice

 $\mathcal{A}\mathbf{d}$ mentes inquisitivas quae lucem futuri Scientiae accendunt.

Aux esprits curieux qui illuminent l'avenir de la Connaissance.

To the inquisitive minds that are lighting up the future of Knowledge.

# REMERCIEMENTS

Je tiens à remercier I would like to thank. my parents.. J'adresse également toute ma reconnaissance à ....

# TABLE OF CONTENTS

| A  | crony  | yms     |                                           | X    |
|----|--------|---------|-------------------------------------------|------|
| Li | ist of | Figur   | es                                        | xi   |
| Li | ist of | 'Table  | es s                                      | xii  |
| Li | ist of | Listin  | ıgs                                       | xiii |
| 1  | Inti   | roduct  | ion                                       | 1    |
|    | 1.1    | Conte   | $\operatorname{ext}$                      | . 1  |
|    | 1.2    | Motiv   | rations                                   | . 1  |
|    | 1.3    | Objec   | tives                                     | . 1  |
|    | 1.4    | Manu    | script outline                            | . 1  |
| 2  | Sta    | te of t | he Art                                    | 3    |
|    | 2.1    | Introd  | luction                                   | . 3  |
|    | 2.2    | Inforn  | nation Flow Tracking                      | . 3  |
|    |        | 2.2.1   | Different types of IFT                    | . 3  |
|    |        | 2.2.2   | Different levels of IFT                   | . 4  |
|    |        | 2.2.3   | DIFT Architectures                        | . 4  |
|    | 2.3    | Physic  | cal Attacks                               | . 4  |
|    |        | 2.3.1   | Side-Channel Attacks                      | . 4  |
|    |        | 2.3.2   | Fault Injection Attacks                   | . 4  |
|    | 2.4    | Count   | termeasures against FIA                   | . 4  |
| 3  | D-F    | RI5CY   | - Vulnerabilities Assessment              | 5    |
|    | 3.1    | D-RI5   | 5CY                                       | . 5  |
|    |        | 3.1.1   | RISC-V Instruction Set Architecture (ISA) | . 5  |
|    |        | 3.1.2   | DIFT design                               | . 6  |
|    |        | 3.1.3   | Pedagogical case study                    | . 9  |
|    | 3.2    | Use ca  | ases                                      | . 10 |
|    |        | 3.2.1   | First use case: Buffer Overflow           | . 10 |
|    |        | 3.2.2   | Second use case: Format String (WU-FTPd)  | . 11 |
|    | 3.3    | Vulne   | rability assessment                       | . 13 |
|    |        | 3.3.1   | Fault model for vulnerability assessment  | . 14 |
|    |        | 3.3.2   | First use case: Buffer overflow           | . 14 |
|    |        | 3.3.3   | Second use case: Format string (WII-FTPd) | 16   |

## TABLE OF CONTENTS

|   |     | 3.3.4           | Third use case: Compare/Compute                                              | 20 |
|---|-----|-----------------|------------------------------------------------------------------------------|----|
|   | 3.4 | Summ            | ary                                                                          | 21 |
| 4 | FIS | SA - I          | Fault Injection Simulation for Security Assessment                           | 25 |
|   | 4.1 | Simula          | ation tools for Fault Injection                                              | 25 |
|   | 4.2 | FISSA           |                                                                              | 27 |
|   |     | 4.2.1           | Main software architecture                                                   | 27 |
|   |     | 4.2.2           | Supported fault models                                                       | 28 |
|   |     | 4.2.3           | TCL Generator                                                                | 29 |
|   |     | 4.2.4           | Fault Injection Simulator                                                    | 32 |
|   |     | 4.2.5           | Analyser                                                                     | 32 |
|   |     | 4.2.6           | Extending FISSA                                                              | 33 |
|   | 4.3 | Use ca          | se example                                                                   | 33 |
|   |     | 4.3.1           | FISSA's configuration                                                        | 33 |
|   |     | 4.3.2           | Experimental results                                                         | 34 |
|   | 4.4 | Discus          | ssion and Perspectives                                                       | 37 |
|   |     | 4.4.1           | Discussion                                                                   | 37 |
|   |     | 4.4.2           | Perspectives                                                                 | 38 |
|   | 4.5 | Summ            | ary                                                                          | 38 |
| 5 | Cou | ınterm          | easures Implementations                                                      | 39 |
|   | 5.1 | Count           | ermeasure 1: Simple Parity                                                   | 40 |
|   | 5.2 | Count           | ermeasure 2: Hamming Code                                                    | 40 |
|   |     | 5.2.1           | Implementation 1: Optimisation of redundancy bits                            | 40 |
|   |     | 5.2.2           | Implementation 2: Protection by pipeline stage                               | 40 |
|   |     | 5.2.3           | Implementation 3: Protection of all registers individually                   | 40 |
|   |     | 5.2.4           | Implementation 4: Protection of all registers individually with CSRs slicing | 40 |
|   |     | 5.2.5           | Implementation 5: Smart protection by pipeline stage                         | 40 |
|   | 5.3 | Count           | ermeasure 3: Hamming Code - SECDED                                           | 40 |
|   |     | 5.3.1           | Implementation 1: Optimisation of redundancy bits                            | 40 |
|   |     | 5.3.2           | Implementation 2: Protection by pipeline stage                               | 40 |
|   |     | 5.3.3           | Implementation 3: Protection of all registers individually                   | 40 |
|   |     | 5.3.4           | Implementation 4: Protection of all registers individually with CSRs slicing | 40 |
|   |     | E 2 E           | Implementation 5: Smart protection by pipeline stage                         | 40 |
|   |     | 5.3.5           |                                                                              | -0 |
|   | 5.4 |                 | ary                                                                          | 40 |
| 6 |     | Summ            |                                                                              |    |
| 6 |     | Summ<br>perimen | ary                                                                          | 40 |

| 7  | Con    | nclusion     | 43 |
|----|--------|--------------|----|
|    | 7.1    | Synthesis    | 43 |
|    | 7.2    | Perspectives | 43 |
| Bi | ibliog | graphy       | 45 |

# **ACRONYMS**

CABA Cycle Accurate and Bit Accurate

CSR Control and Status Registers

DIFT Dynamic Information Flow Tracking

FIA Fault Injection Attack

ISA Instruction Set Architecture

PC Program Counter

RA Return Address

TCR Tag Check Register

TPR Tag Propagation Register

# **LIST OF FIGURES**

| 3.1 | $\hbox{D-RI5CY processor architecture overview. DIFT-related modules are highlighted in red. } .$ | 6  |
|-----|---------------------------------------------------------------------------------------------------|----|
| 3.2 | Representation of how the ROP attack works                                                        | 12 |
| 3.3 | Tag propagation in a buffer overflow attack                                                       | 15 |
| 3.4 | Logic description of the exception driving in a buffer overflow attack $\ldots \ldots \ldots$     | 16 |
| 3.5 | Tag propagation in a format string attack                                                         | 19 |
| 3.6 | Logic description of the exception driving in a format string attack                              | 22 |
| 3.7 | Tag propagation in a computation case with the compare/compute use case                           | 23 |
| 3.8 | Logic representation of tag propagation in a computation case                                     | 24 |
|     |                                                                                                   |    |
| 4.1 | Software architecture of FISSA                                                                    | 28 |
| 4.2 | Software architecture of the TCL Generator module                                                 | 31 |
| 4.3 | Heatmap generated according to the single bit-flip in two targets at a given clock cycle          |    |
|     | fault model                                                                                       | 35 |
| 4.4 | Heatmap generated according to the single bit-flip in two targets at two different clock          |    |
|     | cycles fault model                                                                                | 36 |
| 4.5 | Heatmap generated according to the exhaustive multi-bits faults in two targets at a given         |    |
|     | clock cycle fault model                                                                           | 37 |

# **LIST OF TABLES**

| 3.1 | Instructions per category                                                    | 8  |
|-----|------------------------------------------------------------------------------|----|
| 3.2 | Tag Propagation Register configuration                                       | 8  |
| 3.3 | Tag Check Register configuration                                             | 9  |
| 3.4 | Memory overwrite                                                             | 13 |
| 3.5 | Numbers of registers and quantity of bits represented                        | 14 |
| 3.6 | Buffer overflow: success per register, fault type and simulation time        | 14 |
| 3.7 | Format string attack: success per register, fault type and simulation time   | 18 |
| 3.8 | Compare/compute: number of faults per register, per fault type and per cycle | 20 |
| 4.1 | Fault Injection based methods for vulnerability assessment comparison        | 26 |
| 4.2 | Results of fault injection simulation campaigns                              | 36 |
| 4.3 | Buffer overflow: success per register, fault type and simulation time        | 38 |

# **LIST OF LISTINGS**

| 3.1 | Compare/Compute C Code                                | 1( |
|-----|-------------------------------------------------------|----|
| 3.2 | Buffer overflow C code                                | 11 |
| 3.3 | WU-FTPd C code                                        | 13 |
| 4.1 | Example of a FISSA configuration file                 | 3( |
| 4.2 | Example of a FISSA target file                        | 31 |
| 4.3 | Extract of an example of a FISSA output log JSON file | 32 |

# INTRODUCTION

 $IoT\ without\ security\ means\ Internet\ of\ Threats$ 

Stéphane Nappo

## Contents

| 1.1 | Context            | 1 |
|-----|--------------------|---|
| 1.2 | Motivations        | 1 |
| 1.3 | Objectives         | 1 |
| 1.4 | Manuscript outline | 1 |

# 1.1 Context

# 1.2 Motivations

# 1.3 Objectives

# 1.4 Manuscript outline

This work is segmented in seven chapters, the first being this introduction.

Chapter 2

Chapter 3 presents the background of this work with the presentation of the RISC-V ISA, the architecture of the D-RI5CY core and the DIFT works. Then, the use cases used in this work are going to be presented. Finally, a vulnerability assessment will be done to show how these use case are vulnerable against FIA and where.

Chapter 4 introduces a new tool to automatise fault injection campaigns in simulation. This tool, FISSA, allows a designer to assess his design during the conception phase. This chapter will present how it works and how to use it, and compares it to others tool available in the literature.

Chapter 5 details the different implementation of countermeasures to protect the D-RI5CY core against FIA and evaluate these protections in terms of area, performance, and efficiency.

Chapter 6

Chapter 7

# STATE OF THE ART

#### Contents

| 2.1 | Intr  | roduction                 |
|-----|-------|---------------------------|
| 2.2 | Info  | ormation Flow Tracking    |
|     | 2.2.1 | Different types of IFT    |
|     | 2.2.2 | Different levels of IFT   |
|     | 2.2.3 | DIFT Architectures        |
| 2.3 | Phy   | rsical Attacks            |
|     | 2.3.1 | Side-Channel Attacks      |
|     | 2.3.2 | Fault Injection Attacks   |
| 2.4 | Cou   | intermeasures against FIA |

## 2.1 Introduction

This chapter provides an overview of related work to contextualize the primary objectives of this thesis. Firstly, Information Flow Tracking (IFT) is introduced, detailing the different types and their respective purposes. We will discuss the various levels of monitoring, from program behaviour to the detection of hardware trojans. Subsequently, Physical Attacks are examined, focusing on two main types: Side-Channel Attacks (SCA) and Fault Injection Attacks (FIA). Finally, as this work will concentrate on FIA, we will exclusively present countermeasures against Fault Injection Attacks.

# 2.2 Information Flow Tracking

This section presents the various types of IFT and the different functional levels associated with Dynamic IFT.

# 2.2.1 Different types of IFT

There are two distinct types of IFT approaches: static and dynamic, each with its own specific objectives.

### 2.2.1.1 Static IFT (SIFT)

This approach involves analysing the flow of information within a system without actually executing the program. The goal of static IFT is to determine potential information flows and data pathways by examining the codebase or system architecture. This method is particularly useful for identifying theoretical vulnerabilities and ensuring compliance with design principles before deployment. Static analysis is comprehensive as it covers all possible execution paths, but it may also generate false positives by flagging theoretical flows that might not occur in practice.

#### 2.2.1.2 Dynamic IFT (DIFT)

In contrast, dynamic IFT tracks information flow in real-time as the system operates. This method observes how data actually moves through the system under various operating conditions, providing a practical and immediate understanding of information handling and leakage. The goal of dynamic IFT is to detect and respond to security breaches or compliance issues as they happen, offering a real-world perspective on the system's security posture. However, this approach might not cover all potential data paths as it is dependent on the specific conditions and inputs provided during the monitoring period.

- 2.2.2 Different levels of IFT
- 2.2.2.1 Application level
- 2.2.2.2 OS level
- 2.2.2.3 Architecture level
- 2.2.2.4 Gate level
- 2.2.3 DIFT Architectures
- 2.2.3.1 Off-Core
- 2.2.3.2 Off-Loading
- 2.2.3.3 In-Core
- 2.3 Physical Attacks
- 2.3.1 Side-Channel Attacks
- 2.3.2 Fault Injection Attacks
- 2.4 Countermeasures against FIA

# D-RI5CY - VULNERABILITIES ASSESSMENT

### Contents

| 3.1 D- | RI5CY                                      | 5  |
|--------|--------------------------------------------|----|
| 3.1.   | RISC-V Instruction Set Architecture (ISA)  | 5  |
| 3.1.   | 2 DIFT design                              | 6  |
| 3.1.   | Pedagogical case study                     | 9  |
| 3.2 Us | e cases                                    | 10 |
| 3.2.   | First use case: Buffer Overflow            | 10 |
| 3.2.   | 2 Second use case: Format String (WU-FTPd) | 11 |
| 3.3 Vı | Ilnerability assessment                    | 13 |
| 3.3.   | Fault model for vulnerability assessment   | 14 |
| 3.3.   | 2 First use case: Buffer overflow          | 14 |
| 3.3.   | Second use case: Format string (WU-FTPd)   | 16 |
| 3.3.   | Third use case: Compare/Compute            | 20 |
| 3.4 Su | mmary                                      | 21 |

This chapter provides the background of this thesis and the vulnerability assessment. The first section offers a description of the RISC-V Instruction Set Architecture (ISA) and an overview of the specific RISC-V DIFT design under consideration. The second section details and describes the considered uses cases of this thesis. Finally, the third section assesses the vulnerabilities of the D-RI5CY, using these three cases.

## 3.1 D-RI5CY

In this section, we describe the RISC-V ISA and detail the DIFT design we have chosen to focus on.

# 3.1.1 RISC-V Instruction Set Architecture (ISA)

RISC-V is an open and free ISA, which was originally developed at University of California, Berkeley, in 2010, and now is managed and supported by the RISC-V Foundation, having more than 70 members including companies such as Google, AMD, Intel, etc. The architecture was designed with a focus on



Figure 3.1: D-RI5CY processor architecture overview. DIFT-related modules are highlighted in red.

simplicity and efficiency, embodying the Reduced Instruction Set Computer (RISC) principles. Unlike proprietary ISA, RISC-V is freely available for anyone to use without licensing fees, making it a popular choice for academic research, commercial products, and educational purposes.

Technically, RISC-V features a modular design, allowing developers to incorporate only the necessary components for their specific application, which can significantly reduce the processor's complexity and power consumption. It supports several base integer sets classified by width—mainly RV32I, RV64I, and RV128I for 32-bit, 64-bit, and 128-bit architectures respectively. Each base set can be extended with additional modules for applications requiring floating-point computations (e.g., RV32F, RV64F), atomic operations (e.g., RV32A, RV64A), and more. This modularity and the openness of RISC-V have spurred a wide range of innovations in processor design and applications in areas ranging from embedded systems to high-performance computing.

### 3.1.2 DIFT design

For this thesis, we opted not to develop a Dynamic Information Flow Tracking (DIFT) system from the ground up, as this would have required considerable time for implementation and testing, which was not within the scope of our objectives. Consequently, we decided to review the current state of the art and select an open-source DIFT system. As a result, we have selected the D-RI5CY [1], [2] design, which utilises the RI5CY core supported by PULPino and developed by ETH Zurich. This is a 4-stage, in-order, 32-bit RISC-V core optimised for low-power embedded systems and IoT applications. It fully supports the base integer instruction set (RV32I), compressed instructions (RV32C), and the multiplication instruction set extension (RV32M) of the RISC-V ISA. Additionally, it includes a set of custom extensions (RV32XPulp) that support hardware loops, post-incrementing load and store instructions, and, ALU and

#### MAC operations.

D-RI5CY has been developed by researchers of Columbia University, in the USA, in partnership with Politecnico di Torino, in Italy. D-RI5CY use the RI5CY processor, in which they implemented a hardware in-core DIFT.

Figure 3.1 presents an overview of the D-RI5CY processor's architecture. In red and dark red are represented the DIFT specific modules. These modules allow tags to be initialised, propagated and checked during the execution of a sensitive application. The *Tag Update Logic* module is used to initialize or update the tag in the register file according to the tagged data. Then, when a tag is propagated in the pipeline in parallel to its associated data, the *Tag Propagation Logic* module propagates it according to the security policy defined in the *TPR*. Once a tag has been propagated and its data has been sent out of the pipeline, the *Tag Check Logic* modules check that it conforms to the security policy defined in the TCR. If not, an exception is raised and the application is stopped to avoid accessing or executing corrupted data.

The authors of the D-RI5CY defined a library of routines to initialise the tags of the data coming from potentially malicious channels. At program startup, D-RI5CY initialises the tags of the registers, program counter and memory blocks to zero. The default 1-bit tag is " $\theta$ ", this means that the data is trusted, otherwise, the tag would be set to "1" which means that the data is untrusted. They extended the RI5CY ISA with memory and register tagging instructions. They have added four assembly instructions to initialise tags for user-supplied inputs:

- **p.set rd**: sets to untrusted the security tag of the destination register rd (you can check the register names in the ISA specification<sup>1</sup> at page 85),
- p.spsb x0, offset(rt): sets to untrusted the security tag of the memory byte at the address of the value stored in rt + offset,
- p.spsh x0, offset(rt): sets to untrusted the security tag of the memory half-word at the address of the value stored in rt + offset,
- p.spsw x0, offset(rt): sets to untrusted the security tag of the memory word at the address of the value stored in rt + offset.

Moreover, they augmented the program counter with a tag of one bit and the register file with one tag per register's byte (marked as T in Figure 3.1). Finally, they added 4-bit tags to the data memory. Each data element is physically stored in memory with its associated tag.

It is worth noting that the D-RI5CY designers have chosen to rely on the *illegal instruction exception* already implemented in the original RI5CY processor to manage the DIFT exceptions. This choice minimizes the area overhead of the proposed solution.

In the Control and Status Registers (CSR), they added two additional 32-bits registers: Tag Propagation Register (TPR) and Tag Check Register (TCR). These registers are used to store the security policy for both tag propagation and tag check. These registers contain a default policy, and they can be modified during runtime with a simple csr write instruction, such as csrw csr, rs1. These policies consist of rules, which have fine-grain control over tag propagation and tag check for different classes

<sup>1.</sup> https://www2.eecs.berkeley.edu/Pubs/TechRpts/2014/EECS-2014-54.pdf

Table 3.1: Instructions per category

| Class              | Instructions                                                  |
|--------------------|---------------------------------------------------------------|
| Load/Store         | LW, LH[U], LB[U], SW, SH, SB, LUI, AUIPC, XPulp Load/Store    |
| Logical            | AND, ANDI, OR, ORI, XOR, XORI                                 |
| Comparison         | SLTI, SLT                                                     |
| Shift              | SLL, SLLI, SRL, SRLI, SRA, SRAI                               |
| Jump               | $JAL,\ JALR$                                                  |
| Branch             | BEQ, BNE, BLT[U], BGE[U]                                      |
| Integer Arithmetic | $ADD,\ ADDI,\ SUB,\ MUL,\ MULH[U],\ MULHSU,\ DIV[U],\ REM[U]$ |

Table 3.2: Tag Propagation Register configuration

|                      | Load/Store<br>Enable | Load/Store<br>Mode | Logical Mode | Comparison Mode | Shift Mode | Jump Mode  | Branch Mode | Arith Mode |
|----------------------|----------------------|--------------------|--------------|-----------------|------------|------------|-------------|------------|
| Bit index            | 17 16 15             | 13 12              | 11 10        | 9 8             | 7 6        | 5 4        | 3 2         | 1 0        |
| Policy 1<br>Policy 2 | 0 0 1<br>1 1 1       | 1 0<br>1 0         | 1 0<br>1 0   | 0 0<br>1 0      | 1 0<br>1 0 | 1 0<br>1 0 | 0 0<br>1 0  | 1 0<br>1 0 |

of instructions. The rules specify how the tags of the instruction operands are combined and checked. Table 3.1 shows the different instructions for each category represented in both TPR and TCR.

Table 3.2 shows the TPR configurations for the security policies considered in our work. Each instruction type has a user-configurable 2-bit tag propagation policy field, except for Load/Store Enable which has a 3-bit tag. The tag propagation policy determines how the instruction result tag is generated according to the instruction operand tags. For 2-bit fields, value '00' disables the tag propagation and the output tag keeps its previous value, value '01' stands for a logic AND on the 2 operand tags, value '10' stands for a logic OR on the 2 operand tags and value '11' sets the output tag to zero. The Load/Store Enable field provides a finer-granularity rule to enable/disable the input operands before applying the propagation rule specified in the Load/Store Mode field. This extra tag propagation policy is defined through 3 bits. These bits allow enabling the source, source-address, and destination-address tags, respectively.

Table 3.3 shows the TCR configurations considered in our work. Each instruction type has a user-configurable 3-bits tag control policy field, except for Execute Check, Branch Check and Load/Store Check which have 1, 2 and 4-bits tag control policy fields respectively. The tag control policy determines whether the integrity of the system is corrupted based on the tags of the instruction's operands. The default 3-bits field should be read as follows: the right bit corresponds to input operand 1, the middle bit corresponds to input operand 2 and the left bit corresponds to the output tag of the operation. For each bit set, the corresponding tag is checked to determine whether an exception must be raised. The Execute Check field is used to check the integrity of the PC. The Branch Check field is used to check both inputs during branch instructions. The right bit is used for input operand 1 and the left bit is used for input operand 2. Finally, the Load/Store Check field is used to enable/disable source or destination tags checking during a load or store instruction. These bits enable or disable the checking of the source tag, source address tag, destination tag and destination address tag.

To summarise, at first ①, D-RI5CY initialises the configuration registers (TPR and TCR) from the default security policy. Then at program startup ②, D-RI5CY initialises all the tags to trusted (i.e, set

2 1 0

0 0 0

0 1 1

| Execute<br>Check | Load/Store<br>Check | Logical Check | Comparison | Check | Shift | Check | Jump | Check | Branch | Check | Arith | Check |
|------------------|---------------------|---------------|------------|-------|-------|-------|------|-------|--------|-------|-------|-------|

10 9 8

0.00

0 0 0

 $7\ 6\ 5$ 

0.00

0 0 0

43

0.0

0 0

Table 3.3: Tag Check Register configuration

13 12 11

0.00

0 0 0

to 0). The tag propagation ③ and verification ④ happen in the D-RI5CY pipeline in parallel with the standard behaviour, without incurring any latency overhead.

# 3.1.3 Pedagogical case study

20 19 18 17

1010

0 0 0 0

 $16\ 15\ 14$ 

0.00

0 0 0

Bit index

Policy 1

Policy 2

21

0

To present the use of the D-RISCY, we will introduce a use case to demonstrate how to use a new security policy and how the DIFT will detect the violation of different security policies. This use case has been developed for pedagogical purposes but does not involve a real software attack.

Listing 3.1 shows the C code used for this use case. Lines 2 to 4 initialize variables, lines 5 and 6 configure a security policy by writing in the TPR and TCR registers thanks to an assembly line. Line 7 tags the variable "a" as untrusted (tag is set to "1"). In line 8, variables "a" and "b" are compared to determine which arithmetic operation should be performed. Lines 9 to 21 detail the assembly code generated from the line 8 C statement. It executes the operations according to the values of "a" and "b" stored in the registers "a4" and "a5". The "(a>b)" condition and its associated branch is computed in line 9, the "(a-b)" subtraction in line 14 and the "a+b" addition in line 20.

The assembly line in C is constructed from key words  $asm\ volatile$ . The template for this assembly line is: " $asm\ asm\-qualifiers\ (AssemblerTemplate:\ OutputOperands\ [:InputOperands\ [:Clobbers]]$ )". So to explain briefly, line 7 in Listing 3.1 is composed of a custom assembly instruction "p.spsw", that takes the "x0" register as target and specifies an address mode using the placeholder "0(%0)". Finally, "::"r" ( $\mathcal{B}a$ )" part specifies the input operand, with "r" indicating that a general-purpose register should be used to hold the address of the variable "a".

In terms of security policy, depending on which one we use in Table 3.2 and Table 3.3, we will have different results of exception. Security policy 1 propagates the tags with an OR logic for five modes (arithmetic, jump, shift, logical, and load/store mode) and enables the propagation of the tag from the source of a load/store. Security policy 1 checks the tags only for the execute check (i.e., PC instruction) and for the source address and destination address for a load/store instruction. In comparison, security policy 2 enables the propagation for all tags and checks tags only for both inputs of arithmetic instructions. To summarise from our application case, if we use security policy 1, the DIFT will detect the load instruction before executing the "a > b" comparison and raise an exception; whereas if we use security policy 2, the DIFT protection raises an exception when executing the instruction add a5,a4,a5 (i.e., the "a+b" C statement), since variable a is untrusted and b > a.

In the continuation of this work, this use case will be referred to as *Compare/Compute* and will be utilised as the third case, implementing security policy 2 from Table 3.2 and Table 3.3. The two other use cases will be presented in the following section 3.2.

Listing 3.1: Compare/Compute C Code

```
int main() {
    int a, b = 5, c;
    register int reg asm("x9");
    a = reg;
    asm volatile("csrw 0x700, tprValue");
    asm volatile("csrw 0x701, tcrValue");
    asm volatile("p.spsw x0, 0(\%0); ":: "r" (&a));
    c = (a > b) ? (a-b) : (a+b);
    //42c: ble a4, a5, 448
    //430: addi a5, s0, -16
    //434: lw a4, -12(a5)
    //438: addi a3, s0, -16
    //438: addi a3, s0, -6
    //440: sub a5, a4, a5
    //440: sub a5, a4, a5
    //446: lw a4, -12(a5)
    //448: addi a3, s0, -16
    //446: lw a4, -12(a5)
    //45c: addi a3, s0, -16
    //45c: addi a3, s0, -16
    //45c: sw a5, -4(a3)
    //45c: sw a5, -4(a3)
    //45c: sw a5, -24(s0)
    return EXIT_SUCCESS;
}
```

# 3.2 Use cases

This section details the considered use cases in our work. The first two use cases come from the original paper [1]. The third use case is a home-made case which is used to analyse the different DIFT part not studied in others use cases.

## 3.2.1 First use case: Buffer Overflow

The first use case involves exploiting a buffer overflow, potentially leading to a Return-Oriented Programming (ROP) attack<sup>2</sup> and the execution of a shellcode. The attacker exploits the buffer overflow to access the return address (RA) register. When the function returns, the corrupted RA register is loaded into the PC via a jalr instruction. This hijacks the execution flow, causing the first shellcode instruction to be fetched from address (0x6fc). Due to the DIFT mechanism, the tag associated with the buffer data overwrites the RA register tag. As the buffer data is user-manipulated, it is tagged as untrusted (tag value = 1). Consequently, when the first shellcode instruction is fetched, the tag associated with the PC propagates through the pipeline until the DIFT mechanism detects a violation of the security policy and raises an exception. This attack demonstrates the behaviour of DIFT when monitoring the PC tag. This use case employs the first security policy from Table 3.2 and Table 3.3.

To illustrate the use of TCR and TPR registers, we assume that buffer data tags are set to 1 (i.e., untrusted) since the user manipulates the buffer. To detect this kind of attack, it is necessary to ensure the PC integrity by prohibiting the use of untrusted data for this register (i.e., Execute Check field of TCR set to 1). Regarding tag propagation configuration, load, and store input operand tags must be propagated to output. Thus, the TPR register Load/Store Mode field should be set to value 10 (i.e. destination tag = source tag) and the Load/Store Enable field must be set to 001 (i.e., Source tag enabled).

Listing 3.2 displays the C code for the buffer overflow scenario. The assembly code on line 22 of this listing represents the saving of the register x8, which is the saved register 0 or frame pointer register in the RISC-V ISA. Next, the source buffer is filled with A's characters and the shellcode address is appended to the end of this source buffer. Finally, lines 30-33 illustrate the tag initialisation on the source buffer.

<sup>2.</sup> https://github.com/sld-columbia/riscv-dift/blob/master/pulpino\_apps\_dift/wilander\_testbed/

Figure 3.2 represents the five steps from the source buffer initialisation to the first shellcode instruction being fetched. In Figure 3.2a, the source buffer, in yellow, is initialised with A's, and as it is manipulated by a user, it is tagged as untrusted (red). The destination buffer is empty, and both PC and RA register are trusted (green). In Figure 3.2b, the source buffer is copied into the destination buffer, the data and the tag are copied. In Figure 3.2c, the overflow occurs and the ra register is compromised with the address of the shellcode function from the source buffer. Now, all the memory tags are untrusted. In Figure 3.2d, the PC loads the ra register along with its tag. The PC loses its integrity and became untrusted. In Figure 3.2e, the PC address is fetched, and the instruction is sent into the pipeline along with the tag. At this moment, the DIFT mechanism will detect the untrusted tag and as the security policy do not allow executing an untrusted PC, an exception will be raised and the application will be stopped.

Listing 3.2: Buffer overflow C code

```
#define BUSIZE 16
#define OVERFLOWSIZE 256

int base_pointer_offset;
long overflow_buffer[OVERRLOWSIZE];

int shellcode() {
    printf('Success !!\n');
    exit(0);
}

void vuln_stack_return_addr() {
    long *stack_buffer [BUFSIZE];
    char propolice_dummy|10|;
    int overflow;

/* Just a dummy pointer setup */
    stack_pointer = &stack_buffer[1];

/* Store in i the address of the stack frame section dedicated to function arguments */
    register int i asm('x8');

/* First set up overflow_buffer with 'A's and a new return address */
    overflow = (int) ((long) + - (long) &stack_buffer);
    memset(overflow_buffer, 'A', overflow_a+);
    overflow_buffer[overflow/4-1] = (long) &stack_buffer);

memset(overflow_buffer) verflow_buffer+j));
}

/* TAG INITIALISATION */
    for(int j=0; j<overflow/4; j++) {
        asm volatie ('p.spaw x0. 0(%[ovf]);'
        asm volatie ('p.spaw x0. 0(%[ovf]);'
        asm volatie ('p.spaw x0. 0(%[ovf]);'
        return;
}

/* Then overflow stack_buffer with overflow_buffer */
    memcpy(stack_buffer, overflow_buffer, overflow);

return EXIT_SUCCESS;
}
```

## 3.2.2 Second use case: Format String (WU-FTPd)

The second use case is a format string attack<sup>3</sup> overwriting the return address of a function to jump to a shellcode and starts its execution. This use case uses the first security policy from Table 3.2 and Table 3.3. This attack exploits the printf() function from the C library. It uses the %u and %n formats (see Chapter 12, Section 12.14.3 in [3] for detailed information) to write the targeted address.

Listing 3.3 shows the C code of this use case. The echo function assign the x8 register to a variable 'i' which goes into another variable 'a'. The lines 13-14 are used to initialise the tag associated to the

<sup>3.</sup> https://github.com/sld-columbia/riscv-dift/tree/master/pulpino\_apps\_dift/wu-ftpd



Figure 3.2: Representation of how the ROP attack works

variable 'a'. This variable 'a' is user-defined, so it is tagged as untrusted for DIFT computation. The vulnerable statement is the printf statement in line 16. The format %u is used to print unsigned integer characters. The format %n is used to store in memory the number of characters printed by the printf() function, the argument it takes is a pointer to a signed int value.

The execution of the printf at line 16 leads to write in memory 224 (0xe0) at address (a-4), 224+35 so 259 (0x103) at address (a-3), and 512 (0x200) at addresses (a-2) and (a-1). The attacker's objective is to overwrite the return address with '0x3e0' which represent the address of the first function, called secretFunction in Listing 3.3. In this case, security policy prohibits the use of untrusted variables as store addresses. Since variable 'a' is untrusted, the DIFT protection raises an exception when storing a value at memory address (a-4). This use case has been chosen to activate the load/store modes of the DIFT policy.

Table 3.4 represents the different steps to overwrite the memory with the exact address of the malicious function. We can see that after each write and the right shift of the writing, the address appears. Finally, we have the address '000002000003E0' in memory from 'A+2' to 'A-4' but as an address is on 32-bits in

Listing 3.3: WU-FTPd C code

```
void secretFunction(){
    printf(*Congratulations!\n*);
    printf(*You have entered in the secret function!\n*);

exit(0);

void echo(){
    int a;
    register int i asm(*x8*);
    a = i;

asm volatile (*p.spsw x0, 0(%[a]);*
    ::[a] *r* (&a));

printf(*%224u%n%35u%n%253u%n%n*, 1, (int*) (a-4), 1, (int*) (a-3), 1, (int*) (a-2), (int*) (a-1));

return;

printf(*%224u%n%35u%n%253u%n%n*, 1, (int*) (a-4), 1, (int*) (a-3), 1, (int*) (a-2), (int*) (a-1));

return;

int main(int argc, char* argv[]){
    volatile int a = 1;
    if(a)
        echo();
    else
        secretFunction();

return 0;
```

Table 3.4: Memory overwrite

| Address | A-4  | A-3  | A-2  | A-1  | A    | A+1  | A+2  |
|---------|------|------|------|------|------|------|------|
| A-4     | 0xE0 | 0x00 | 0x00 | 0x00 |      |      |      |
| A-3     |      | 0x03 | 0x01 | 0x00 | 0x00 |      |      |
| A-2     |      |      | 0x00 | 0x02 | 0x00 | 0x00 |      |
| A-1     |      |      |      | 0x00 | 0x02 | 0x00 | 0x00 |
| Memory  | 0xE0 | 0x03 | 0x00 | 0x00 | 0x02 | 0x00 | 0x00 |

our architecture, the address fetched by the pipeline is only '000003E0'.

# 3.3 Vulnerability assessment

In order to analyse the behaviour of the processor at application runtime against Fault Injection Attacks, we have simulated some fault injections campaigns in which we inject fault inside the 55 registers associated to the DIFT, which correspond to 127 bits in total. For these campaigns, we use a tool, developed for this purpose. This tool is described in Chapter 4 and can generate the TCL code to automatise fault injections attacks campaigns at Cycle Accurate and Bit Accurate (CABA) level. Table 3.5 shows the repartition of these registers in every pipeline stage of the RI5CY core and the number of associated bits. This work has been published in ACM Sensors S&P [4].

We assess the design with fault injection campaigns. With their results associated, we can deduce which registers are vulnerable with the cycle associated and the fault model. This assessment is done for each use case for a more precise analysis and to understand how the tag is propagated and checked before the exception.

Table 3.5: Numbers of registers and quantity of bits represented

| HDL Module                   | Number of registers | Number of bits in registers |
|------------------------------|---------------------|-----------------------------|
| Instruction Fetch Stage      | 2                   | 2                           |
| Instruction Decode Stage     | 14                  | 19                          |
| Register File Tag            | 1                   | 32                          |
| Execution Stage              | 1                   | 1                           |
| Control and Status Registers | 2                   | 64                          |
| Load/Store Unit              | 4                   | 9                           |
| Total                        | 24                  | 127                         |

Table 3.6: Buffer overflow: success per register, fault type and simulation time

|              | (            | Cycle 3      | 3428         | (            | Cycle :      | 3429         | (            | Cycle : | 3430         | (            | Cycle : | 3431         | C            | ycle 3 | 432          |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------|--------------|--------------|---------|--------------|--------------|--------|--------------|
|              | set0         | set1         | bit-flip     | set0         | set1         | bit-flip     | set0         | set1    | bit-flip     | set0         | set1    | bit-flip     | set0         | set1   | bit-flip     |
| pc_if_o_tag  |              |              |              |              |              |              |              |         |              | <b>√</b>     |         | ✓            |              |        |              |
| $rf\_reg[1]$ |              |              |              |              |              |              | $\checkmark$ |         | $\checkmark$ |              |         |              |              |        |              |
| $tcr\_q$     | $\checkmark$ |              |              | $\checkmark$ |              |              | $\checkmark$ |         |              | $\checkmark$ |         |              | $\checkmark$ |        |              |
| $tcr\_q[21]$ |              |              | $\checkmark$ |              |              | $\checkmark$ |              |         | $\checkmark$ |              |         | $\checkmark$ |              |        | $\checkmark$ |
| $tpr\_q$     | $\checkmark$ | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              |              |         |              |              |         |              |              |        |              |
| $tpr\_q[12]$ |              |              | $\checkmark$ |              |              | $\checkmark$ |              |         |              |              |         |              |              |        |              |
| tpr_q[15]    |              |              | $\checkmark$ |              |              | $\checkmark$ |              |         |              |              |         |              |              |        |              |

## 3.3.1 Fault model for vulnerability assessment

In this vulnerability assessment, we consider an attacker able to inject faults into DIFT-related registers leading to set to 0, set to 1, and single bit-flip in one register at a given clock cycle. To bypass the DIFT mechanism, the main attacker's goal is to prevent an exception being raised. To reach this objective, any DIFT-related register maintaining tag value, driving the tag propagation or the tag update process or maintaining the security policy configuration can be targeted.

### 3.3.2 First use case: Buffer overflow

Table 3.6 shows that 22 fault injections in four different DIFT-related registers can lead to a successful attack despite the DIFT mechanism (i.e., DIFT protection is bypassed). For example, it shows that a fault injection targeting the  $pc\_if\_o\_tag$  register can defeat the DIFT protection if a fault is injected at cycle 3431 using a bit-flip or a set to 0 fault type. Furthermore, Table 3.6 shows that five different cycles can be targeted for the attack to succeed. In most cases, bit-flip leads to a successful injection with 11 successes over 22. Faults in  $tpr\_q$  and  $tcr\_q$  are successful, since these registers maintain the propagation rules and the security policy configuration (see Table 3.2 and Table 3.3 for more details about each bit position). Both  $pc\_if\_o\_tag$  and  $rf\_reg[1]$  are also critical registers for this use case. Indeed,  $pc\_if\_o\_tag$  allows the propagation of the PC tag while  $rf\_reg[1]$  stores the tag of the return address register ra.

Now that we have these results, we can analyse them and present an in-depth analysis of the simulation results leading to successful attacks. The aim is to understand why an attack succeeds. For that purpose, we study the propagation of the fault through both temporal and logical views. Most of the faults targeting both TPR and TCR registers are not detailed in this section. Indeed, these faults mainly target the DIFT configuration and not the tag propagation and tag-checking computations. Faults targeting these registers can be performed in any cycle prior to their use.

Figure 3.3 presents the ra register tag propagation in the context of the first use case for a non-faulty execution. It focuses on three clock cycles from the decoding of a jalr instruction (i.e., returning from the called function) to the DIFT exception due to a security policy violation. In cycle 3430, this tag is extracted from the register file tag (i.e., from  $rf_reg[1]$ ). In cycle 3431, it is propagated to the  $pc_if_0$  o\_tag register. Then, in cycle 3432, it is propagated in the  $pc_id_0$  register and the first shellcode instruction is decoded. Since ra is tagged as untrusted and the security policy prohibits the use of tagged data in PC (Execute Check bit = 1 in Table 3.3), an exception is raised during the tag check process, which is performed in parallel of the first shellcode instruction decoding.

Figure 3.3 illustrates the reason behind the sensitivity of registers  $rf\_reg[1]$  and  $pc\_if\_o\_tag$  at cycles 3430, 3431 and 3432 highlighted in Table 3.6. We can note that  $pc\_id\_o\_tag$  register does not appear in Table 3.6 while Figure 3.3 shows its role during tag propagation. Actually, this register gets its value from  $pc\_if\_o\_tag$ , so a fault injection in this register only delays the exception.



Figure 3.3: Tag propagation in a buffer overflow attack

To further study the propagation of the fault, Figure 3.4 illustrates the logical relations between the DIFT-related registers (yellow boxes) and control signals or processor registers (grey boxes) driving the illegal instruction exception signal (red box). This figure does not describe the actual hardware architecture but highlights the logic path leading to an exception raise. An attacker performing fault injections would like to drive the exception signal to '0' to defeat the D-RI5CY DIFT solution. Figure 3.4 shows that a single fault could lead to a successful injection since all logic paths are built with AND gates.

For instance, if register  $rf\_reg[1]$  is set to 0, the tag will be propagated from  $gate\ 1$  to  $gate\ 4$ . Then,  $gate\ 5$  inputs are  $tcr\_q[21]$  (i.e., '1') and  $pc\_id\_o\_tag$  (i.e., '0',  $gate\ 4$  output). Thus,  $gate\ 5$  output is driven to '0', disabling the exception. From Figure 3.4, three fault propagation paths can be identified: from  $gate\ 1$  to  $gate\ 5$  if the fault is injected into  $rf\_reg[1]$ , from  $gate\ 4$  to  $gate\ 5$  if a fault is injected into  $pc\_if\_o\_tag$  and through  $gate\ 5$  if a fault is injected into either the  $tcr\_q$  or  $pc\_id\_o\_tag$ . Analysis of Figure 3.4 strengthens the results presented in Table 3.6 where  $set\ to\ 0$  and bit-flip fault types lead to successful attacks. The root cause is that the propagation paths consist entirely of AND gates.



Figure 3.4: Logic description of the exception driving in a buffer overflow attack

# 3.3.3 Second use case: Format string (WU-FTPd)

Table 3.7 shows that 52 fault injections in 10 DIFT-related registers can lead to a successful attack. Furthermore, it shows that 8 different cycles can be targeted for the attack to succeed. 29 successes over

52 are obtained with the bit-flip fault type. alu\_operand\_a\_ex\_o\_tag, alu\_operand\_b\_ex\_o\_tag and alu\_operator\_o\_mode registers are critical during cycles 52477 and 52478 since they are used for tag propagation related to the C statement (a-4). alu\_operand\_a\_ex\_o\_tag and alu\_operand\_b\_ex\_o\_ tag sequentially store the tag associated to 'a' while alu\_operator\_o\_mode stores the propagation rule according to the TPR configuration (see Table 3.2). regfile alw waddr ex o tag stores the destination register index in which the tag resulting from tag propagation should be written. check\_s1\_o\_tag maintains the TCR value from the decode stage to the execution stage, it is compared to the value of the operand tag for tag checking. rf = reg/15 stores the tag associated with the 'a' variable. store = dest = addrex o tag maintains the tag of the destination address during a store instruction in the execute stage. use\_store\_ops\_ex\_o drives a multiplexer to propagate the value stored in store\_dest\_addr\_ex\_o\_tag register to the tag checking module. Finally, faults in  $tpr_q$  and  $tcr_q$  are successful, since these registers maintain the propagation rules and the security policy configuration. The last two registers,  $tpr\_q$  and  $tcr_q$  are critical when we fault the bit 12 of TPR because the load/store mode which is set to 10 but if we change it the propagation policy will change and then the tag will not be propagated as a mode set to 11 will clear the tag. A bit-flip at bit 15 will impact the behaviour as it stores the load/store enable source tag. Finally, bit 20 of TCR store the load/store check destination address tag, which is used when the program wants to store at the address (a-4).

Figure 3.5 details the tag propagation in the context of a format string attack case for a non-faulty execution and illustrates the reason behind the sensitivity of registers highlighted in Table 3.7. Figure 3.5 focuses on three clock cycles dedicated to the instruction sw a4,0(a5) decoding and execution which should lead to the storage of the value 224 at address (a-4). In cycles 52482 and 52483, sw a4,0(a5) is decoded and the source operands tag are retrieved from the tag register file. Particularly, the store destination address is retrieved from rf\_reg[15] and stored in register store\_dest\_addr\_ex\_o\_tag. In cycle 52484, the destination address of the store operation is computed by the processor Arithmetic Logic Unit (ALU). In parallel, alu\_operator\_o\_mode, alu\_operand\_a\_ex\_o\_tag, alu\_operand\_b\_ex\_o\_tag, store\_dest\_addr\_ex\_o\_tag and check\_s1\_o\_tag registers drives the tag computation corresponding to the destination address. use store ops ex o drives a multiplexer to propagate the value stored in alu\_operand\_a\_ex\_o\_tag register to the tag checking module. alu\_operand\_a\_ex\_o\_tag and alu\_ operand\_b\_ex\_o\_tag sequentially store the tag associated to 'a' while alu\_operator\_o\_mode stores the propagation rule according to the TPR configuration (see Table 3.2). check s1 o tag maintains the TCR value from the decode stage to the execution stage, it is compared to the value of the operand tag for tag checking. Then, the store should be executed in the Execute stage. However, the tag associated with the store destination address is set to 1 due to tag propagation (since it is computed from variable 'a'). Since the security policy prohibits the use of data tagged as untrusted as a store instruction destination address (Load/Store Check field of TCR = 1010), an exception is raised. use store ops ex o, highlighted in Table 3.7 but not shown in Figure 3.5, drives a multiplexer leading to the propagation of register store  $dest\_addr\_ex\_o\_tag.$ 

Table 3.7: Format string attack: success per register, fault type and simulation time

|                               | Cycle 52477        | Cycle 52478                                                                                                                                   | Cycle 52479        | Cycle 52480        | Cycle 52481        | Cycle 52482        | Cycle 52483        | Cycle 52484        |
|-------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|                               | set0 set1 bit-flip | oit-flip set0 set1 bit-flip | set0 set1 bit-flip |
| alu_operand_a_ex_o_tag        | >                  |                                                                                                                                               |                    |                    |                    |                    |                    |                    |
| alu_operand_b_ex_o_tag        |                    | ` <u>`</u>                                                                                                                                    |                    |                    |                    |                    |                    |                    |
| alu_operator_o_mode           | ` <u>`</u>         | `^<br>`^                                                                                                                                      |                    |                    |                    |                    |                    |                    |
| alu_operator_o_mode[0]        | >                  | >                                                                                                                                             |                    |                    |                    |                    |                    |                    |
| $alu\_operator\_o\_mode[1]$   | >                  | >                                                                                                                                             |                    |                    |                    |                    |                    |                    |
| check_s1_o_tag                |                    |                                                                                                                                               |                    |                    |                    |                    |                    | <i>&gt;</i>        |
| regfile_alu_waddr_ex_o_tag[1] |                    |                                                                                                                                               |                    |                    | >                  |                    |                    |                    |
| $rf\_reg[15]$                 |                    |                                                                                                                                               |                    |                    |                    | ` <u>`</u>         | `><br>`>           |                    |
| store_dest_addr_ex_o_tag      |                    |                                                                                                                                               |                    |                    |                    |                    |                    | ` <u>`</u>         |
| tcr_q                         | >                  | >                                                                                                                                             | `                  | >                  | `>                 | <b>&gt;</b>        | >                  |                    |
| $tcr_q[20]$                   | >                  | >                                                                                                                                             | >                  | >                  | >                  | >                  | >                  |                    |
| $^{ m tpr}_{- m q}$           | >                  | >                                                                                                                                             | >                  | >                  | >                  |                    |                    |                    |
| $^{ m tpr}_{ m -q[12]}$       | >                  | >                                                                                                                                             | >                  | >                  | >                  |                    |                    |                    |
| $^{ m tpr}_{ m -q[15]}$       | >                  | >                                                                                                                                             | >                  | >                  | >                  |                    |                    |                    |
| use_store_ops_ex_o            |                    |                                                                                                                                               |                    |                    |                    |                    |                    | <i>&gt;</i>        |



Figure 3.5: Tag propagation in a format string attack

To further study the propagation of the fault, Figure 3.6 illustrates the logical relations between the DIFT-related registers (yellow boxes) and control signals or processor registers (gray boxes) driving the illegal instruction exception signal (red box) for the second use case. Figure 3.6 shows that a single fault could lead to a successful injection, since all logic paths are built with AND gates. For instance, if register  $rf_{p} req/15$  is set to 0, this tag value will be propagated from gate 8 to gate 11 and to mux 12. Then, since mux 12 output drives one gate 3 input, gate 3 output is driven to '0', the exception is disabled. From Figure 3.6, seven fault propagation paths can be identified: from gate 1 to gate 3 if the fault is injected into  $tcr_{q}/20$ , through gate 3 if a fault is injected into  $check_{s1}o_{tag}$ , from gate 4 or gate 5 to gate 3 if a fault is injected into alu\_operand\_b\_ex\_o\_tag or alu\_operand\_a\_ex\_o\_tag, from mux 6 to gate 3 if a fault is injected into alu\_operator\_o\_mode, from mux 7 to gate 3 if a fault is injected into regfile\_alu\_waddr\_ex\_o\_tag, from gate 8 to gate 3 if a fault is injected in the tag register file (i.e., register rf\_reg[15]) and from mux 11 to gate 3 if a fault is injected in either store\_dest\_addr\_ex\_o\_tag or use store ops ex o. Analysis of Figure 3.6 reinforces the results presented in Table 3.7 where set to 0 and bit-flip fault types lead to successful attacks. As with the first use case, the main cause is that the propagation paths are fully made of AND gates. As shown in Table 3.7 alu\_operator\_o\_mode register is sensitive to set to 0 and set to 1 fault types. Indeed, this register determines the tag propagation according to TPR. The tag propagation is disabled when a TPR field is set to '00' and the output tag is set to 0 (i.e., trusted) when a TPR field is set to '11'.

|                        | (            | Cycle        | 832          | •            | Cycle | 833          | •            | Cycle | 834          | (            | Cycle 8 | 835          |
|------------------------|--------------|--------------|--------------|--------------|-------|--------------|--------------|-------|--------------|--------------|---------|--------------|
|                        | set0         | set1         | bit-flip     | set0         | set1  | bit-flip     | set0         | set1  | bit-flip     | set0         | set1    | bit-flip     |
| alu_operand_a_ex_o_tag |              |              |              |              |       |              |              |       |              | <b>√</b>     |         | ✓            |
| check_s1_o_tag         |              |              |              |              |       |              |              |       |              | $\checkmark$ |         | $\checkmark$ |
| $rf_reg[14]$           |              |              |              | $\checkmark$ |       | $\checkmark$ | $\checkmark$ |       | $\checkmark$ |              |         |              |
| tcr_q                  | $\checkmark$ |              |              | $\checkmark$ |       |              | $\checkmark$ |       |              |              |         |              |
| $tcr\_q[0]$            |              |              | $\checkmark$ |              |       | $\checkmark$ |              |       | $\checkmark$ |              |         |              |
| tpr_q                  |              | $\checkmark$ |              |              |       |              |              |       |              |              |         |              |
| $tpr\_q[12]$           |              |              | $\checkmark$ |              |       |              |              |       |              |              |         |              |
| tpr_q[15]              |              |              | $\checkmark$ |              |       |              |              |       |              |              |         |              |
| use_store_ops_ex_o     |              |              |              |              |       |              |              |       |              |              | ✓       | ✓            |

Table 3.8: Compare/compute: number of faults per register, per fault type and per cycle

# 3.3.4 Third use case: Compare/Compute

Table 3.8 shows that 19 fault injections in 6 DIFT-related registers can lead to a successful attack. Furthermore, it shows that 4 different cycles can be targeted for the attack to succeed. The highest success rate is obtained with the bit-flip fault type, with 10 successes over 19. Faults in  $rf\_reg[14]$  and  $alu\_operand\_a\_ex\_o\_tag$  are successful, since these registers store the tag associated to variable a during tag propagation.  $check\_s1\_o\_tag$  maintains one configuration bit from  $tcr\_q$  during tag checking.  $use\_store\_ops\_ex\_o$  drives a multiplexer to propagate the value stored in  $alu\_operand\_a\_ex\_o\_tag$  register to the tag checking module. For this case, the critical registers can be found in previous case,  $alu\_operand\_a\_ex\_o\_tag$  propagate the tag of the tagged variable in the code (variable a). Finally, observations for both  $tpr\_q$  and  $tcr\_q$  are similar than for previous case studies. Finally, faults in  $tpr\_q$  and  $tcr\_q$  are successful, since these registers maintain the propagation rules and the security policy configuration.

Figure 3.7 focuses on the three cycles, represented in red, corresponding to add a5,a4,a5 instruction (C statement (a+b)) decoding and execution in the context of the third use case. The instruction add a5,a4,a5 is in decode stage during cycles 833 and 834 and the tag associated to the untrusted variable a is retrieved from rf\_reg[14]. In cycle 835, this addition is executed. In parallel, variable a tag is propagated to the tag check logic unit, which behaviour is driven by check\_s1\_o\_tag through alu\_operand\_a\_ex\_o\_tag. Since the V2 security policy prohibits the use of untrusted data as a source operand of an arithmetic operation, an exception is raised.

Figure 3.7 illustrates the reason behind the sensitivity of registers  $rf\_reg[14]$ ,  $alu\_operand\_a\_ex\_o\_tag$  and  $check\_s1\_o\_tag$  highlighted in Table 3.8. Note that  $use\_store\_ops\_ex\_o$  does not appear in Figure 3.7. This register drives a multiplexer leading to tag propagation presented in Figure 3.7.

To further study the faults' propagation, Figure 3.8 illustrates the logical relations between the DIFT-related registers (yellow boxes) and control signals or processor registers (gray boxes) driving the illegal instruction exception signal (red box). Figure 3.8 shows that a single fault could lead to a successful injection, since all logic paths are built with AND gates. For instance, if register  $rf_reg[14]$  is set to 0, the tag will be propagated from gate 8 to gate 10 and to mux 12. Then, since mux 12 output drives one gate 3 output, the exception is disabled. From Figure 3.8, seven fault propagation paths can be identified. We won't go into detail here about the seven different paths, as they were mentioned in case 2, bearing in mind that colour differentiation must be taken into account (for example: alu\_operand\_a\_ex\_o\_tag

instead of  $store\_dest\_addr\_ex\_o\_tag$  from gate~1 to gate~3 if the fault is injected into  $tcr\_q[0]$ , through gate~3 if a fault is injected into  $check\_s1\_o\_tag$ , from gate~4 or gate~5 to gate~3 if a fault is injected into  $alu\_operand\_b\_ex\_o\_tag$  or  $alu\_operand\_a\_ex\_o\_tag$ , from mux~6 to gate~3 if a fault is injected into  $alu\_operator\_o\_mode$ , from mux~7 to gate~3 if a fault is injected into  $regfile\_alu\_waddr\_ex\_o\_tag$ , from gate~8 to gate~3 if a fault is injected into  $rf\_reg[14]$ , and from mux~11 to gate~3 if a fault is injected into either  $alu\_operand\_a\_ex\_o\_tag$  or  $use\_store\_ops\_ex\_o$ . Analysis of Figure 3.8 supports the results presented in Table 3.8 where set~to~0 and bit-flip fault types lead to successful attacks. As with first and second use cases, the main reason is that the propagation paths are built entirely from AND gates.

# 3.4 Summary

In this chapter, we described the processor we focus on with its implementation of a hardware in-core DIFT. We described how it works and how to use the DIFT mechanism with the default configuration. Then, we described the different use cases we choose to work with, in order to analyse the DIFT behaviour and assess it against fault injection attacks. Finally, we presented the vulnerability assessment on these use cases using the D-RI5CY security mechanism. We shown that this DIFT implementation is vulnerable to FIA within different registers depending on the fault model and depending on the application, as different paths are used and so different registers are going to be criticals.



Figure 3.6: Logic description of the exception driving in a format string attack



Figure 3.7: Tag propagation in a computation case with the compare/compute use case



Figure 3.8: Logic representation of tag propagation in a computation case

# FISSA – FAULT INJECTION SIMULATION FOR SECURITY ASSESSMENT

#### Contents

| 4.1 | Sim            | ulation tools for Fault Injection | 25        |
|-----|----------------|-----------------------------------|-----------|
| 4.2 | FISS           | SA                                | <b>27</b> |
|     | 4.2.1          | Main software architecture        | 27        |
|     | 4.2.2          | Supported fault models            | 28        |
|     | 4.2.3          | TCL Generator                     | 29        |
|     | 4.2.4          | Fault Injection Simulator         | 32        |
|     | 4.2.5          | Analyser                          | 32        |
|     | 4.2.6          | Extending FISSA                   | 33        |
| 4.3 | $\mathbf{Use}$ | case example                      | 33        |
|     | 4.3.1          | FISSA's configuration             | 33        |
|     | 4.3.2          | Experimental results              | 34        |
| 4.4 | Disc           | cussion and Perspectives          | 37        |
|     | 4.4.1          | Discussion                        | 37        |
|     | 4.4.2          | Perspectives                      | 38        |
| 4.5 | Sum            | ımary                             | 38        |

This section introduces and presents a tool, called FISSA – Fault Injection Simulation for Security Assessment –, created to automate fault injection attacks campaigns in simulation. The first section presents the state of the art of existing tools for FIA campaigns in emulation, formal methods or even perform real world attacks. The second section presents the architecture and details how FISSA works and presents how to extend it depending on other needs. The third section presents an example to present how FISSA work in real conditions with an use case from Section 3.2. Finally, we will discuss and draw some perspectives for the tool's development and usability.

# 4.1 Simulation tools for Fault Injection

This section presents recent works related to methods and tools for vulnerability assessment when considering fault injection attacks. For such vulnerability assessment, main strategies include actual fault

| Table 4.1: Fault Injection based methods for vulnerability assessment comparison |
|----------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------|

|                | References | Cost      | Control over fault scenarios | Scalability | Speed of execution | Realism   | Expertise |
|----------------|------------|-----------|------------------------------|-------------|--------------------|-----------|-----------|
| Formal Methods | [5]-[8]    | Very low  | Very high                    | Very low    | Low                | Low       | Very high |
| Simulations    | [9]-[11]   | Very low  | Very high                    | Low         | Low/Moderate       | Moderate  | Low       |
| Emulations     | [12]-[15]  | High      | Moderate                     | High        | Very high          | High      | Moderate  |
| Actual FIA     | [16]-[19]  | Very high | Very low                     | Very high   | Very high          | Very high | Very high |

injections, emulations, formal methods and simulations.  $\boxed{\textbf{William}}$   $\blacktriangleright$  Ajouter états de l'art plus complet sur cette partie, voir articles dans papier SoK - Ileana + FLAT (mycore) $\blacktriangleleft$ 

Actual FIAs involve physically injecting faults into the target hardware using techniques such as variations in supply voltage or clock signal [16], [17], laser pulses [16], [19], electromagnetic emanations [16] or X-Rays [18]. This approach offers valuable insights into the real impact of faults on hardware components. However, a significant drawback of actual fault injections is that they demand considerable expertise to prepare the target, involving intricate setup procedures. Additionally, this approach can only be executed once the physical circuit is available, potentially delaying the vulnerability assessment process until later stages of development.

Fault emulation can, for instance, rely on FPGA [12], or on an emulator such as QEMU [13], [14] to perform fault injection campaigns. This approach is four times faster than simulation-based techniques [15], and unlike simulation-based or formal method-based fault injections techniques, the size of the evaluated circuit has no major impact on the fault injection campaign timing performances. However, configuring an emulation environment can be complex and time-consuming. Achieving an accurate representation of the target system may require detailed configuration and parameter tuning. The accuracy of emulation is contingent on the quality of the models used to replicate the target hardware. If the models are inaccurate or incomplete, the results of fault injections may not precisely reflect actual behaviour.

Formal methods provide an advantage with mathematical proofs, ensuring a rigorous verification of the system's behaviour during fault injection experiments. Formal methods approaches such as [5] allow the analysis of a circuit design in order to detect sensitive logic or sequential hardware elements. [6], [7] and [8] present formal verification methods to analyse the behaviour of HDL implementation. However, this type of tool usually suffers from restrictions limiting its actual usage on a complete processor. Conventional formal approaches encounter scalability challenges due to limitations in verification techniques. In particular, the circuit structure it can analyse is usually limited.

Fault Injections simulations can be performed at processor instructions level. Authors of [9] explore the impact of fault injection attacks on software security. They evaluate four open-source fault simulators, comparing their techniques and suggest enhancing them with AI methods inspired by advances in cryptographic fault simulation. [10] is an open-source deterministic fault attack simulator prototype utilising the Unicorn Framework and Capstone disassembler. [11] introduces VerFI, a gate-level granularity fault simulator for hardware implementations. For instance, it has been used to spot an implementation mistake in ParTI [20]. However, this tool has been developed to check if implemented countermeasures can really protect against fault injection on cryptographic implementations, but it cannot evaluate components such as registers or memories. In this paper, we focus on CABA simulations, which provides a controlled

virtual environment for injecting faults. There are several solutions of simulations in an HDL simulator like Questasim, Vivado, etc. Behavioural simulation is used to detect functional issues and ensuring that the design behaves as expected. Post-synthesis simulation verifies that the synthesised netlist matches the expected functionality. Timed simulation is used to ensure that the design meets timing requirements and can operate at the specified clock frequency. And finally, post-implementation simulations are used to verify that the implemented design meets all requirements and constraints, including those related to the physical layout on the target. Simulation-based fault injection offers the advantage of enabling designers to test their system throughout the design cycle, providing valuable insights and uncovering potential vulnerabilities early in the development process. However, a limitation lies in the potential lack of absolute fidelity to actual conditions, as simulations might not perfectly replicate all hardware intricacies, introducing a slight risk of overlooking certain faults that could manifest in the actual hardware.

Table 4.1 shows a comparison between these four methods for vulnerability assessment when considering FIA regarding six metrics. These metrics are the financial cost of setting up the fault injection campaign, the control over fault scenarios (how configurable are the scenarios), scalability which refers to the method capacity to be applied to systems of different sizes or complexities, speed of execution of the campaign, realism of the fault injection campaign and the level of required expertise. Table 4.1 shows that no method is completely optimal. Each method has its own advantages and disadvantages and must be chosen by the designer according to the requirements and the available financial and human resources. Indeed, setting up an actual fault injection campaign requires much more expertise in this domain and also requires costly equipment, whereas setting up a simulation campaign can be easier for a circuit designer familiar with HDL simulation tools such as Questasim. Table 4.1 shows that CABA simulation offers a good compromise to assess the security level of a circuit design. In particular, it provides an efficient solution for investigating security throughout the design cycle, enabling the concept of "Security by Design".

## 4.2 FISSA

This section presents our open-source tool, FISSA, available on GitHub [21] under the CeCILL-B licence.

# 4.2.1 Main software architecture

FISSA is designed to help circuit designers to analyse, throughout the design cycle, the sensitivity to FIA of the developed circuit. Figure 4.1 presents the software architecture of FISSA. It consists of three different modules: *TCL generator*, *Fault Injection Simulator* and *Analyser*. The first and third modules correspond to a set of Python classes.

The TCL generator, detailed in Section 4.2.3, relies on a configuration file and a target file to create a set of parameterised TCL scripts. These scripts are tailored based on the provided configuration file and are used to drive the fault injection simulation campaign.

Fault Injection Simulator, detailed in Section 4.2.4, performs the fault injection simulation campaign based on inputs files from *TCL generator* for a circuit design described through HDL files and memory initialisation files. For that purpose it relies on an existing HDL simulator such as Questasim [22], Veri-

lator [23], or Vivado [24] to simulate the design according to the TCL script and generates JSON files to log each simulation.

The Analyser, detailed in Section 4.2.5, evaluates the outcomes of the simulations and generates a set of files that allows the designers to examine fault injection effects on their designs through various information.



Figure 4.1: Software architecture of FISSA

Algorithm 1 shows a representation of a fault injection campaign. The algorithm requires a set of targets (i.e. hardware elements in which a fault should be injected), the fault model and the considered injection window(s) which identifies the period(s), in number of clock cycles, in which fault injections are performed. Then, it runs a first simulation with no fault injected, which is used as a reference for comparison with the following simulations to determine end-of-simulation statuses. Then, for each target, each fault model and for each clock cycle within the injection window, the corresponding simulation is executed, and the corresponding logs are stored in a dedicated file.

Customising end-of-simulation statuses allows for adaptation to the specific requirements of each design assessment. To configure these statuses, adjustments need to be made either directly in FISSA's code or the HDL code. This process may involve evaluating factors such as:

- hardware element content (signals, registers, ...),
- simulation time (e.g. the simulation exceeds a reference number of clock cycles),
- simulation's end (e.g. an assert statement introduced in the HDL code is reached)

# 4.2.2 Supported fault models

A set of fault models has already been integrated into FISSA for different needs. For a given fault injection campaign, the relevant fault model is defined in the input configuration file and is applied to targets during the simulation phase. Currently, supported fault models are:

### Algorithm 1 Simulated FIA campaign pseudo-code

```
Require: targets \leftarrow list(targets)
Require: faults \leftarrow list(fault model)
Require: windows \leftarrow list(injection \ windows)
 1: ref \ sims = simulate()
 2: for target \in targets do
        for fault \in faults do
 3:
           for cycle \in windows do
 4:
               logs = simulate(target, fault, cycle)
 5:
 6:
           end for
        end for
 7:
 8: end for
```

- target set to 0/1: for each cycle of the injection window and for each target, we set them individually to 0 or 1, in turn exhaustively (nbSimulations = nbCycles \* nbTargets),
- single bit-flip in one target at a given clock cycle: for each cycle of the injection window, we do a bit-flip for each bit of every targets exhaustively (nbSimulations = nbCycles \* nbBits),
- single bit-flip in two targets at a given clock cycle: we take one cycle and a couple of targets' bits (it can be the same target at two different bits) and we bit-flip these two bits ( $nbSimulations = nbCycles * C_2^k$ ; with k, the total number of bits in the attacked system),
- single bit-flip in two targets at two different clock cycles: we take two different cycles and a couple of targets' bits (it can be the same target at two different bits) and we bit-flip these two bits  $(nbSimulations = C_2^{nbCycles} * C_2^k;$  with k, the total number of bits in the attacked system),
- exhaustive multi-bits faults in one target at a given clock cycle: we take one cycle and one target and we try exhaustively each combinations of bits (for example for a 2 bits target, it would be: 00, 01, 10, 11) and we set the target at each value (nbSimulations = nbCycles \* 2<sup>targetSize1</sup>). It is worth nothing that for this fault model, we only take targets between 1 and 16 bits to avoid very big numbers of simulations as 2<sup>32</sup> would be too long to simulate exhaustively,
- exhaustive multi-bits faults in two targets at a given clock cycle: we take one cycle and two targets and we try exhaustively each combinations of bits (for example for a 2 bits target, it would be: 00, 01, 10, 11) for each target and we set them to each value (nbSimulations = nbCycles \* 2<sup>targetSize1</sup> \* 2<sup>targetSize2</sup>). It is worth nothing that for this fault model, we only take targets between 1 and 10 bits to avoid very big numbers of simulations as 2<sup>32</sup> would be too long to simulate exhaustively.

#### 4.2.3 TCL Generator

The *TCL Generator* is used to generate the set of TCL script files which drive the *fault injection* simulator. This module requires two input files. Figure 4.2 details the *TCL Generator*. Each blue box represents a python class used to generate the set of output TCL scripts. The *initialisation* class gets inputs from a configuration file. This JSON-formatted file includes various parameters such as the targeted HDL simulator, the considered fault model and the injection window(s). Furthermore, it encompasses

Listing 4.1: Example of a FISSA configuration file

```
"name_simulator": "modelsim",
"path_tcl_generation": "PATH/",
"path_files_sim": "PATH/simu_files/",
"path_generated_sim": "PATH/simu_files/generated_simulations/",
"path_results_sim": "PATH/simu_files/results_simulations/",
"path_simulation": [ "PATH_SIMU/"],
"prot': "wop".
"yrot': "wop".
"yrot': "wop".
"name_reg_file.
t_wo_protect": "/faulted-reg.yaml",
buffer_overflow", "secretFunction", "propagationTagV2"],
                    application ": |
name_results ":
                             e_results': {
buffer_overflow": "Buffer Overflow",
secretFunction": "WU-FTPd",
                            propagationTagV2":
                                                                         "Compare/Compute"
                  },
"threat_model": [
    "single_bitflip_spatial"
                    ,
multi_fault_injection": 2,
                   mult_fault_injection: 2
avoid_register": [],
avoid_log_registers": [],
log_registers ": [],
'injection_window": {
    "buffer_overflow": [
    [137140, 137380]
                           secretFunction : [
[2099100, 2099420]
                             ,
propagationTagV2": [
[33300, 33460]
                  },
"cycle_ref
                    ,
multi_res_files "
                             buffer_overflow
secretFunction "
                             propagationTagV2":
```

parameters such as the clock period (in ns) of the HDL design and the maximum number of simulated clock cycles used to stop the simulation in case of divergence due to the injected fault. Moreover, one extra parameter defines the quantity of simulations per TCL file, allowing a simulation parallelism degree. Listing 4.1 shows an extract of a configuration file used for our fault injection campaigns. Listing 4.2 shows an extract from a target file according to the configuration file provided previously. This file list each stage of the RISC-V core and for each the HDL path of our targets are writen. Here, in this example, only the list of targets for the *instruction fetch* stage is listed.

The Targets file contains, in YAML format, the list of the circuit elements (e.g. registers or logic gates) that need to be targeted during the fault injection campaign. For each target, its HDL path and bit-width are specified. TCL Script Generator class gets the configuration parameters from Initialisation class, reads the Targets' file and calls three others classes. The first one, Basic Code Generator, undertakes the fundamental generation of TCL code for initialising a simulation, running a simulation, and ending a simulation. The second one, Fault Generator, produces the TCL code related to fault injection. The TCL Script Generator provides specific parameters to the Fault Generator to produce code for a designated set of targets and a specified set of clock cycles for fault injection. The third one, Log Generator, produces the TCL code to produce logs after each simulation. Logs comprise the simulation's ID, fault model, faulted targets, injection clock cycle(s), end-of-simulation status, values for all targets, and the end-of-simulation clock cycle. This data constitutes the automated aspect of logging. Finally, the TCL Script Generator outputs a set of TCL files, each one correspond to a batch of simulations. This allows the user to perform

Listing 4.2: Example of a FISSA target file

a per batch results analysis. It is worth noting that each batch starts with a reference simulation which means a simulation without any fault injected. It allows to have results for comparison after when a fault occurred and determine what happened due to the injected fault. Additionally, it generates a target file utilised by TCL scripts to obtain a simplified target list (refer to Subsection 4.2.4), as the simulation log requires a list of targets without their sizes.

**William** ► Modification des Listings 4.1, 4.2, 4.3 en les remplaçant par un exemple simple genre additionneur (à la place de le mettre dans la section 4.3)?



Figure 4.2: Software architecture of the TCL Generator module

Algorithm 2 depicts a fault injection simulation pseudo-code, showcasing requirements, and each state with essential parameters. Additionally, the corresponding Python class from Figure 4.2 is added for each line. Line 5 in Algorithm 1 corresponds to Algorithm 2. This algorithm is executed multiple times with different inputs to build a TCL script.

### Algorithm 2 FIA simulation pseudo-code

```
Require: target
Require: cycle
Require: fault\_model

1: tcl\_script = init\_sim(fault\_model, cycle, target) // generated by Basic Code Generator

2: tcl\_script + = inject\_fault(fault\_model) // generated by Fault Generator

3: tcl\_script + = run\_sim() // generated by Basic Code Generator

4: tcl\_script + = log\_sim(fault\_model) // generated by Log Generator

5: tcl\_script + = end\_sim() // generated by Basic Code Generator

6: tcl\_file.write(tcl\_script) // append and write the simulation data inside the TCL file
```

# 4.2.4 Fault Injection Simulator

The Fault Injection Simulator mainly relies on an existing HDL simulator to perform simulations by executing the TCL scripts produced by the TCL generator. The log files, in JSON format, are generated by the TCL script for each simulation. This file encompasses data such as the current simulation number, the executed clock cycle count, the values of the targets' file, the targets faulted, the fault model and the end-of-simulation status.

Listing 4.3 shows a simplified example of an output file from a simulation. Many lines are omitted to simplify the text and its comprehension. In this example, we have the result of the first simulation of the campaign. The fault model is a single bit-flip in one target at a given clock cycle, and the target, which is a register in this case, pc\_id\_o\_tag, has a size of one bit. We attack it at the period time of 137,140 ns. The omitted lines, at line 7, include all registers from the register file, all register file tags, and all registers from the target list. The last line, line 14, shows that this simulation ended with a status equal to 3 (i.e., exception delayed from the reference simulation).

It is worth noting that the set of calls to the generated TCL scripts has to be integrated into the designer's existing design flow, allowing the design compilation, initialisation, and management of input stimuli. The use of TCL scripts simplifies such an integration. Once all the fault injection simulations have been performed, the log files can be sent to the *Analyser* which, is described in the following subsection.

Listing 4.3: Extract of an example of a FISSA output log JSON file

### 4.2.5 Analyser

The Analyser reads all log files and generates a set of LaTeX tables (.tex files) and/or sensitivity heatmaps (in PDF format) according to the fault models, allowing the user to identify the sensitive hardware ele-

ments in the circuit design. The generated tables can be customised through modification in the Analyser Python code. The current configuration captures and counts the diverse end-of-simulation status. Heatmaps are generated for multi-target fault models. For instance, when considering a 2 faults scenario disturbing two hardware elements, a 2-dimension heatmap allows the user to identify sensitive couples of hardware elements leading to a potential vulnerability. Their configuration can be adapted by modifying the Analyser Python code. Heatmaps generation is based on Seaborn [25] which relies on Matplotlib [26]. This library provides a high-level interface for drawing attractive and informative statistical graphics and save them in different formats like PDF, PNG, etc. In the current configuration, heatmaps highlight the targets leading to a specific end-of-simulation status (e.g. a status identified by the designer as a successful attack). Once the results have been generated, they can easily be inserted into a vulnerability assessment report.

## 4.2.6 Extending FISSA

In order to extend FISSA for integrating an additional fault model, some modifications to the *TCL Script Generator*, the *Basic Code Generator*, the *Fault Generator* and *Log Generator* modules are necessary. It requires the extension of the *init\_sim*, *inject\_fault* and *log\_sim* functions presented in Algorithm 2 to implement the new fault model from initialisation to logging. For instance, these extensions should define the targets for each simulation, the impact of the injections (set to 0/1, bit-flip, random, etc) and the set of data to be logged for this fault model. The *Log Generator* automates the extraction of specific segments from the ongoing simulation. However, it is customisable, enabling the modification of logged elements, such as incorporating memory content or a list of signals.

Analyser can be extended to produce additional IATEX tables, heatmaps or any other way of results visualisation. This can be achieved by either modifying the existing methods or by developing new ones.

An integral aspect of expanding FISSA involves adjusting functions depending on the used HDL simulator. Despite the definition of the TCL language, specific commands vary between simulators.

# 4.3 Use case example

This section presents a case study to demonstrate the use of FISSA in real conditions. It focuses on the evaluation of the robustness of the DIFT mechanism integrated in the D-RI5CY processor with the Buffer overflow use case from Section 3.2.

William ►Est ce que je laisse cet exemple qui est le même que celui de DSD ou j'ajoute un exemple plus simple où j'attaque un additionneur avec 3 registres avec quelques modèles de fautes ?◄

#### 4.3.1 FISSA's configuration

This subsection presents FISSA's configuration for the addressed use case. We have defined four endof-simulation statuses, which will be utilised to automatically generate results tables. Examples of these tables will be provided in Subsection 4.3.2. The initial status is labelled as a *crash* (status 1), indicating that the fault injection has caused a deviation in program flow control, leading the processor to execute instructions different from those expected. The second status, identified as a *silent* fault (status 2), signifies that a fault has occurred but has not impacted the ongoing simulation behaviour. Status 3, termed a *delay*, denotes that the fault has delayed the DIFT-related exception, meaning the exception is not raised at the same clock cycle as in the reference simulation. The final status is referred to as a *success* (status 4), indicating a bypass of the DIFT mechanism and thereby marking a successful attack. This status corresponds to the detection of the end of the simulated program, with no exception being raised.

In the input configuration file, a single injection window is set between cycles 3428 and 3434, the maximum number of simulated clock cycles is set to 100 from the start of the injection window, this allows us to detect if there were a control flow deviation, the design period is set to 40 ns, the number of simulations per TCL script is set to 2,200. The considered fault models are the seven fault models defined in Section 4.2.2: target set to 0, target set to 1, single bit-flip in one target at a given cycle, single bit-flip in two targets at a given cycle, single bit-flip in two targets at a given cycle, exhaustive multi-bits faults in one target at a given cycle, exhaustive multi-bits faults in two targets at a given cycle.

Seven FIA simulation campaigns are performed to evaluate the design against the seven fault models. We choose to log the values of the *Targets'* file, the simulation's number, targets' value after the injection, the injection cycle and the end-of-simulation status. The *Targets'* file is filled with the 55 registers of the DIFT security mechanism representing a total of 127 bits in total.

## 4.3.2 Experimental results

This section presents results obtained using FISSA on the considered use case. All experiments are performed on a server with the following configuration: Xeon Gold 5220 (2,2 GHz, 18C/36T), 128 GB RAM, Ubuntu 20.04.6 LTS and Questasim 10.6e.

Table 4.2 summarises the outcomes of the seven previously described fault injection campaigns, with each row representing a distinct fault model. Table 4.2's columns delineate the potential end statuses for each simulation. This table is an essential tool for the designers, enabling them to analyse the vulnerabilities associated with each fault model within their design. Consequently, the designers can determine the necessity for additional protective measures or design alterations.

For instance, Table 4.2 illustrates that the 'set to 1' fault model results in only three successful outcomes, whereas the 'single bit-flip in two targets at two different clock cycles' fault model leads to 2,159 successes. These findings guide the designers in evaluating the significance of protecting against specific fault models.

To further assess vulnerabilities, the designers can utilise Table 4.3, which provides detailed information on the register and cycle locations of faults for models with fewer successful outcomes. For fault models with a high number of successes, where the table may become unwieldy, Figure 4.3 serves as a more accessible reference. This figure helps in visualising and interpreting the spatial distribution of vulnerabilities effectively.

Table 4.3 is produced by FISSA and details the successes from three distinct fault injection campaigns: set to 0, set to 1 and single bit-flip in one target at a given cycle. Table 4.3 specifies successes for each fault model, correlated with the cycle and the affected target. For example, a set to 0 fault at cycle 3428 on tcr\_q would lead to a successfully attack. It highlights which targets are sensitive to fault attacks at a cycle-accurate and bit-accurate level, providing the designers precise information on



Figure 4.3: Heatmap generated according to the single bit-flip in two targets at a given clock cycle fault model

critical elements requiring protection based on their specific needs. Table 4.3 only covers the most basic fault models. Indeed, producing a table for more complex scenarios, such as simultaneous faults in two targets within a same or multiple cycles, would be intricate and challenging to interpret. Consequently, we opted for an alternative method and developed a heatmap representation (e.g. Figure 4.3).

To further explore the impact of FIA on a design, a designer can study heatmaps generated by FISSA. These heatmaps are tailored to a fault model with two faulty registers, where each matrix intersection shows the number of successes with that target pair.

Figure 4.3 shows the heatmap generated for the single bit-flip in two targets at a given clock cycle fault model. The colour scale represents the number of fault injections targeting a couple of hardware elements (i.e. registers for this use case) leading to a *success* as defined in Subsection 4.3.1. We can note that this colour scale, in our case, range from 1 to 272 with 0 excluded. This figure highlights the registers



Figure 4.4: Heatmap generated according to the single bit-flip in two targets at two different clock cycles fault model

Table 4.2: Results of fault injection simulation campaigns

| Fault model                                                        | $\operatorname{Crash}$ | Silent      | Delay | Success         | Total      |
|--------------------------------------------------------------------|------------------------|-------------|-------|-----------------|------------|
| Set to 0                                                           | 0                      | 320         | 1     | 9 (2.73%)       | 330        |
| Set to 1                                                           | 0                      | 320         | 7     | 3(0.91%)        | 330        |
| Single bit-flip in one target at a given clock cycle               | 0                      | 738         | 12    | $12 \ (1.57\%)$ | 762        |
| Single bit-flip in two targets at a given clock cycle              | 0                      | 45,097      | 1,503 | 1,406 (2.93%)   | 48,006     |
| Single bit-flip in two targets at two different clock cycles       | 0                      | $238,\!633$ | 1,143 | 2,159 (0.89%)   | 241,935    |
| Exhaustive multi-bits faults in one target at a given clock cycle  | 0                      | 927         | 6     | 3(0.32%)        | 936        |
| Exhaustive multi-bits faults in two targets at a given clock cycle | 0                      | 67,072      | 926   | 450~(0.66%)     | $68,\!448$ |

that are critical to a specific fault model, allowing the designer to assess his design and choose which protection and where a protection is required, from low need to very high need. To give an example, it can be noted that the horizontally displayed registers tcr\_q and tpr\_q are critical registers, because a success will occur regardless of the associated register. Similarly, the registers shown vertically, memory\_set\_o\_tag, pc\_if\_o\_tag, and rf\_reg[1], are also critical because they lead to many successes with almost all tested registers.

To provide an analytical perspective from the buffer overflow use case presented in Section 3.2, the five previously mentioned registers are critical as they either store the DIFT security policy configuration (tpr\_q and tcr\_q) or store (rf\_reg[1] represents the tag associated with the value of the Program Counter (PC), which is stored in the register file at index 1 for RISC-V ISA) and propagate the tag (pc\_if\_o\_tag) associated with the PC. This is particularly important in our example, which demonstrates an ROP attack via a buffer overflow. The colour scale indicates the impact of the fault injections on the combination of registers tested. For example, a pair associated with a high number such as 272, 124, and 135 for tcr\_q and tpr\_q are very high priority as they lead to 37.77% success on this fault model. In addition, we can see that several registers produce a low number of successes, such as alu\_operand\_a\_ex\_o\_tag and rf\_reg[2]; these registers are then not the highest priority for protection for the designer.

It allows the designer to identify the critical hardware elements to be protected for the use case under consideration. All of this information allows the designer to prioritize countermeasures according to allocated budget, protection requirements, etc.

While Table 4.2 provides the total number of *successes* for each fault model and Table 4.3 gives the successes for each fault model (*set to 0*, *set to 1*, and a *single bit flip in a target at a given cycle*) cor-



Figure 4.5: Heatmap generated according to the exhaustive multi-bits faults in two targets at a given clock cycle fault model

related with the cycle and affected target, Figure 4.3 shows that fault injections in 246 register pairs result in a *success*. This information allows the designer to focus on specific simulation traces to understand the effect(s) of the fault(s) and improve the robustness of his design by implementing adapted countermeasures.

# 4.4 Discussion and Perspectives

### 4.4.1 Discussion

In this section, we will discuss about this proposed tool and draw some perspectives for the long-term development. In terms of execution time, we did in total around 24,000,000 simulations for approximatively

|                       |          | Cycle        | 3428         | С            | ycle | 3429         | Cycl         | e 3430       | Cyc          | ele 3431      | Cycl         | e 3432       |
|-----------------------|----------|--------------|--------------|--------------|------|--------------|--------------|--------------|--------------|---------------|--------------|--------------|
|                       | set      | 0 set        | 1 bit-flip   | set 0        | set  | 1 bit-flij   | set 0 set    | t 1 bit-fli  | p set 0 se   | et 1 bit-flip | set 0 se     | t 1 bit-flip |
| pc_if_o_tag           |          |              |              |              |      |              |              |              | <b>√</b>     | ✓             |              |              |
| $memory\_set\_o\_tag$ |          | $\checkmark$ | $\checkmark$ |              |      |              |              |              |              |               |              |              |
| $rf_reg[1]$           |          |              |              |              |      |              | $\checkmark$ | $\checkmark$ |              |               |              |              |
| $tcr\_q$              | <b>√</b> |              |              | $\checkmark$ |      |              | $\checkmark$ |              | $\checkmark$ |               | $\checkmark$ |              |
| $tcr_q[21]$           |          |              | $\checkmark$ |              |      | $\checkmark$ |              | ✓            |              | $\checkmark$  |              | ✓            |
| tpr_q                 | ✓        | $\checkmark$ |              | ✓            | ✓    |              |              |              |              |               |              |              |
| tpr_q[12]             |          |              | $\checkmark$ |              |      | $\checkmark$ |              |              |              |               |              |              |
| tpr_q[15]             |          |              | $\checkmark$ |              |      | $\checkmark$ |              |              |              |               |              |              |

Table 4.3: Buffer overflow: success per register, fault type and simulation time

3 seconds for each simulation in average spanning from initialisation to data recording. The execution time is contingent upon various parameters, including the design's size, the specific simulation case, and the number of targets involve. For example, as we have 3 different use cases, it goes from an average of 0.4 second to 5.8 seconds per simulation. In emulation campaigns, FPGA-based fault emulation is four times faster than simulation-based techniques, as noted in paper [15]. Actual FIAs are faster than simulations, taking about 0.35 seconds per injection in our tests, relying on the ChipWhisperer-lite platform for clock glitching injection. While simulations may be slower, they offer the benefit of not requiring an FPGA prototype or the final circuit. Furthermore, it allows integrating vulnerability assessment in the first stages of the development flow and provides a rich set of information for the designer in order to understand sources of vulnerabilities in his design.

#### 4.4.2 Perspectives

As a perspective, we plan to extend FISSA to support new fault models and HDL simulators such as Vivado or Verilator. Additionally, we intend to enhance integration into the design workflow by adding more automatisation. This may include the management of HDL sources compilation, design's input stimuli or the development of a graphical user interface to improve the overall user experience.

# 4.5 Summary

In this chapter, we presented FISSA (Fault Injection Simulation for Security Assessment), our advanced and versatile open-source tool designed to automate fault injection campaigns. FISSA is engineered to seamlessly integrate with renowned HDL simulators, such as Questasim. It facilitates the execution of simulations by generating TCL scripts and produces comprehensive JSON log files for subsequent security analysis.

FISSA empowers designers to evaluate their designs during the conceptual phase by allowing them to select specific assessment parameters, including the fault model and target components, tailored to their unique requirements. The insights gained from the results generated by this tool enable designers to enhance the security of their designs, thus adhering to the principles of *Security by Design*.

# **COUNTERMEASURES IMPLEMENTATIONS**

# ${\bf Contents}$

| 5.1 Co  | intermeasure 1: Simple Parity                                                     | 40 |
|---------|-----------------------------------------------------------------------------------|----|
| 5.2 Co  | intermeasure 2: Hamming Code                                                      | 40 |
| 5.2.1   | Implementation 1: Optimisation of redundancy bits                                 | 40 |
| 5.2.2   | Implementation 2: Protection by pipeline stage                                    | 40 |
| 5.2.3   | Implementation 3: Protection of all registers individually                        | 40 |
| 5.2.4   | Implementation 4: Protection of all registers individually with CSRs slicing $$   | 40 |
| 5.2.5   | Implementation 5: Smart protection by pipeline stage                              | 40 |
| 5.3 Co  | untermeasure 3: Hamming Code - SECDED                                             | 40 |
| 5.3.1   | Implementation 1: Optimisation of redundancy bits                                 | 40 |
| 5.3.2   | Implementation 2: Protection by pipeline stage                                    | 40 |
| 5.3.3   | Implementation 3: Protection of all registers individually                        | 40 |
| 5.3.4   | Implementation 4: Protection of all registers individually with CSRs slicing $$ . | 40 |
| 5.3.5   | Implementation 5: Smart protection by pipeline stage                              | 40 |
| 5.4 Sur | nmary                                                                             | 40 |

# 5.1 Countermeasure 1: Simple Parity

- 5.2 Countermeasure 2: Hamming Code
- 5.2.1 Implementation 1: Optimisation of redundancy bits
- 5.2.2 Implementation 2: Protection by pipeline stage
- 5.2.3 Implementation 3: Protection of all registers individually
- 5.2.4 Implementation 4: Protection of all registers individually with CSRs slicing
- 5.2.5 Implementation 5: Smart protection by pipeline stage
- 5.3 Countermeasure 3: Hamming Code SECDED
- 5.3.1 Implementation 1: Optimisation of redundancy bits
- 5.3.2 Implementation 2: Protection by pipeline stage
- 5.3.3 Implementation 3: Protection of all registers individually
- 5.3.4 Implementation 4: Protection of all registers individually with CSRs slicing
- 5.3.5 Implementation 5: Smart protection by pipeline stage
- 5.4 Summary

# **EXPERIMENTAL SETUP AND RESULTS**

| Conte | ents |                      |
|-------|------|----------------------|
|       | 6.1  | Experimental setup   |
|       | 6.2  | Experimental results |
|       |      |                      |
| 6.1   | Exp  | perimental setup     |
| 6.2   | Exp  | perimental results   |

# **CONCLUSION**

The only truly secure system is one that is powered off, cast in a block of concrete and sealed in a lead-lined room with armed guards - and even then I have my doubts.

Gene Spafford

# Contents

| 7.1 | Synthesis    | 43 |
|-----|--------------|----|
| 7.2 | Perspectives | 43 |

# 7.1 Synthesis

# 7.2 Perspectives

# **BIBLIOGRAPHY**

- [1] C. Palmiero, G. Di Guglielmo, L. Lavagno, and L. P. Carloni, "Design and Implementation of a Dynamic Information Flow Tracking Architecture to Secure a RISC-V Core for IoT Applications", in High Performance Extreme Computing, 2018. DOI: 10.1109/HPEC.2018.8547578.
- [2] C. Palmiero, G. Di Guglielmo, L. Lavagno, and L. P. Carloni. "A Hardware Dynamic Information Flow Tracking Architecture for Low-level Security on a RISC-V Core". (2018), [Online]. Available: https://github.com/sld-columbia/riscv-dift.
- [3] S. Loosemore, R. M. Stallman, R. McGrath, A. Oram, and U. Drepper. "The GNU C Library Reference Manual". (2023), [Online]. Available: https://www.gnu.org/s/libc/manual/pdf/libc.pdf.
- [4] W. Pensec, V. Lapôtre, and G. Gogniat, "Another Break in the Wall: Harnessing Fault Injection Attacks to Penetrate Software Fortresses", in Proceedings of the First International Workshop on Security and Privacy of Sensing Systems, ser. SensorsS&P, Istanbul, Turkiye: Association for Computing Machinery, 2023, pp. 8–14. DOI: 10.1145/3628356.3630116.
- J. Richter-Brockmann, A. Rezaei Shahmirzadi, P. Sasdrich, A. Moradi, and T. Güneysu, "FIVER

   Robust Verification of Countermeasures against Fault Injections", IACR Transactions on Cryptographic Hardware and Embedded Systems, 2021. DOI: 10.46586/tches.v2021.i4.447-473.
- [6] V. Arribas, S. Nikova, and V. Rijmen, "VerMI: Verification Tool for Masked Implementations", in 25th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2018. DOI: 10.1109/ICECS.2018.8617841.
- [7] G. Barthe, S. Belaïd, G. Cassiers, P.-A. Fouque, B. Grégoire, and F.-X. Standaert, "maskVerif: Automated Verification of Higher-Order Masking in Presence of Physical Defaults", in Computer Security ESORICS 2019: 24th European Symposium on Research in Computer Security, Proceedings, Part I, 2019. DOI: 10.1007/978-3-030-29959-0\_15.
- [8] S. Tollec, V. Hadžić, P. Nasahl, et al., "Fault-resistant partitioning of secure cpus for system coverification against faults", 2024. [Online]. Available: https://eprint.iacr.org/2024/247.
- [9] A. Adhikary and I. Buhan, "SoK: Assisted Fault Simulation", in Applied Cryptography and Network Security Workshops, Springer Nature Switzerland, 2023. DOI: 10.1007/978-3-031-41181-6\_10.
- [10] Riscure, FiSim: An open-source deterministic Fault Attack Simulator Prototype. [Online]. Available: https://github.com/Riscure/FiSim.
- [11] V. Arribas, F. Wegener, A. Moradi, and S. Nikova, "Cryptographic Fault Diagnosis using VerFI", in IEEE International Symposium on Hardware Oriented Security and Trust (HOST), 2020. DOI: 10.1109/H0ST45689.2020.9300264.

- [12] G. Canivet, P. Maistri, R. Leveugle, J. Clédière, F. Valette, and M. Renaudin, "Glitch and laser fault attacks onto a secure AES implementation on a SRAM-based FPGA", *Journal of cryptology*, 2011. DOI: 10.1007/s00145-010-9083-9.
- [13] F. Hauschild, K. Garb, L. Auer, B. Selmke, and J. Obermaier, "ARCHIE: A QEMU-Based Framework for Architecture-Independent Evaluation of Faults", in Workshop on Fault Detection and Tolerance in Cryptography (FDTC), 2021. DOI: 10.1109/FDTC53659.2021.00013.
- [14] Y. B. Bekele, D. B. Limbrick, and J. C. Kelly, "A Survey of QEMU-Based Fault Injection Tools & Techniques for Emulating Physical Faults", *IEEE Access*, 2023. DOI: 10.1109/ACCESS.2023. 3287503.
- [15] R. Nyberg, J. Nolles, J. Heyszl, D. Rabe, and G. Sigl, "Closing the Gap between Speed and Configurability of Multi-bit Fault Emulation Environments for Security and Safety-Critical Designs", in 17th Euromicro Conference on Digital System Design, 2014. DOI: 10.1109/DSD.2014.39.
- [16] H. Bar-El, H. Choukri, D. Naccache, M. Tunstall, and C. Whelan, "The Sorcerer's Apprentice Guide to Fault Attacks", Proceedings of the IEEE, 2006. DOI: 10.1109/JPROC.2005.862424.
- [17] C. Bozzato, R. Focardi, and F. Palmarini, "Shaping the Glitch: Optimizing Voltage Fault Injection Attacks", IACR Transactions on Cryptographic Hardware and Embedded Systems, 2019. DOI: 10. 13154/tches.v2019.i2.199-224.
- [18] P. Grandamme, L. Bossuet, and J.-M. Dutertre, "X-Ray Fault Injection in Non-Volatile Memories on Power OFF Devices", in 2023 IEEE Physical Assurance and Inspection of Electronics (PAINE), 2023. DOI: 10.1109/PAINE58317.2023.10318018.
- [19] B. Colombier, P. Grandamme, J. Vernay, et al., "Multi-Spot Laser Fault Injection Setup: New Possibilities for Fault Injection Attacks", in Smart Card Research and Advanced Applications, V. Grosso and T. Pöppelmann, Eds., 2022. DOI: 10.1007/978-3-030-97348-3\_9.
- [20] T. Schneider, A. Moradi, and T. Güneysu, "ParTI-towards combined hardware countermeasures against side-channel and fault-injection attacks", in Advances in Cryptology—CRYPTO: 36th Annual International Cryptology Conference, Proceedings, Part II 36, 2016. DOI: 10.1007/978-3-662-53008-5\_11.
- [21] W. Pensec, FISSA: Fault Injection Simulation for Security Assessment. [Online]. Available: https://github.com/WilliamPsc/FISSA.
- [22] Siemens, QuestaSim. [Online]. Available: https://eda.sw.siemens.com/en-US/ic/questa/simulation/advanced-simulator/.
- [23] Verilator, Verilator. [Online]. Available: https://github.com/verilator/verilator.
- [24] Xilinx, Vivado Design Suite. [Online]. Available: https://www.xilinx.com/products/design-tools/vivado.html.
- [25] M. L. Waskom, "Seaborn: statistical data visualization", Journal of Open Source Software, 2021. DOI: 10.21105/joss.03021.
- [26] J. D. Hunter, "Matplotlib: A 2D graphics environment", Computing in Science & Engineering, 2007. DOI: 10.5281/zenodo.7697899.





Titre : titre (en français).....

Mot clés : de 3 à 6 mots clefs

Résumé : Eius populus ab incunabulis primis ad usque pueritiae tempus extremum, quod annis circumcluditur fere trecentis, circummurana pertulit bella, deinde aetatem ingressus adultam post multiplices bellorum aerumnas Alpes transcendit et fretum, in iuvenem erectus et virum ex omni plaga quam orbis ambit inmensus, reportavit laureas et triumphos, iamque vergens in senium et nomine solo aliquotiens vincens ad tranquilliora vitae discessit. Hoc inmaturo interitu ipse quoque sui pertaesus excessit e vita aetatis nono anno atque vicensimo cum quadriennio imperasset. natus apud Tuscos in Massa Veternensi, patre Constantio Constantini fratre imperatoris, matreque Galla. Thalassius vero ea tempestate praefectus praetorio praesens ipse quoque adrogantis ingenii, considerans incitationem eius ad multorum augeri discrimina, non maturitate vel consiliis mitigabat, ut aliquotiens celsae potestates iras principum molliverunt, sed adversando iurgandoque cum parum congrueret, eum ad rabiem potius evibrabat, Augustum actus eius exaggerando creberrime docens, idque, incertum qua mente, ne lateret adfectans, quibus mox Caesar acrius efferatus, velut contumaciae quoddam vexillum altius erigens, sine respectu salutis alienae vel suae ad vertenda opposita instar rapidi fluminis irrevocabili impetu ferebatur. Hae duae provinciae bello quondam piratico catervis mixtae praedonum.

Title: titre (en anglais).....

Keywords: de 3 à 6 mots clefs

**Abstract:** Eius populus ab incunabulis primis ad usque pueritiae tempus extremum, quod annis circumcluditur fere trecentis, circummurana pertulit bella, deinde aetatem ingressus adultam post multiplices bellorum aerumnas Alpes transcendit et fretum, in iuvenem erectus et virum ex omni plaga quam orbis ambit inmensus, reportavit laureas et triumphos, iamque vergens in senium et nomine solo aliquotiens vincens ad tranquilliora vitae discessit. Hoc inmaturo interitu ipse quoque sui pertaesus excessit e vita aetatis nono anno atque vicensimo cum quadriennio imperasset. natus apud Tuscos in Massa Veternensi, patre Constantio Constantini fratre imperatoris, matreque Galla. Thalassius vero

ea tempestate praefectus praetorio praesens ipse quoque adrogantis ingenii, considerans incitationem eius ad multorum augeri discrimina, non maturitate vel consiliis mitigabat, ut aliquotiens celsae potestates iras principum molliverunt, sed adversando iurgandoque cum parum congrueret, eum ad rabiem potius evibrabat, Augustum actus eius exaggerando creberrime docens, idque, incertum qua mente, ne lateret adfectans. quibus mox Caesar acrius efferatus, velut contumaciae quoddam vexillum altius erigens, sine respectu salutis alienae vel suae ad vertenda opposita instar rapidi fluminis irrevocabili impetu ferebatur. Hae duae provinciae bello quondam piratico catervis mixtae praedonum.