# Ruiyang **ZC**hou

<u>University of California Santa Barbara, Santa Barbara, California 93106, United States Xipu Campus, Southwest</u>
<u>Jiaotong University, Chengdu City, 611756, P.R.China</u>

(+186)1875 132 3423805 - 951 - 9750

1085572002ruiyang321@ucsbqq.educom

#### **Education Background**

## University of California, Santa Barbara (UCSB), Santa Barbara, USA

2024/9-2025/6

- Exchange student in the department of Electrical and Computer Engineering
- Core Courses: Tensor computation; VLSI project design

# Southwest Jiaotong University (SWJTU)<sub>27</sub> Chengdu, China

2021/9-

### 20245/86

- Bachelor of Engineering in Electronic Science and Technology (with an emphasis on microelectronics technology)
- GPA: 3.52/4.0
- The Second Prize Scholarship (29/245 in 2021)
- Core Courses: Fundamentals of Digital Integrated Circuit Analysis and Design(93); Signals and Systems(90);
   Fundamentals of Analog Integrated Circuit Analysis and Design (90); Microwave Integrated Circuit (89);
- Linear Algebra B (95); Semiconductor Physics (88); Advanced Language Program Design (95); Digital Logic and Computer Composition Principle (89); Fundamentals of Digital Integrated Circuit Analysis and Design(93); Signals and Systems(90); Fundamentals of Analog Integrated Circuit Analysis and Design I (90); Experiment of Fundamental Analog Integrated Circuits Analysis and Design II (96); Experiment of Fundamentals of Digital Integrated Circuit Analysis and Design(95); Fundamentals of Analog Integrated Circuit Analysis and Design II (93); Experiment of Fundamental Analog Integrated Circuits Analysis and Design II (90); Microwave Integrated Circuit(89); Experiment of Soc Design Methodology(90);

# **UCSB Exchange (Core courses)**

# **Publication**

Lin, W., Zhou, R., & Di, Z.\* (2024). Design and Optimization of Chip Defect Detection Model Based on YOLOv3. School of Information Science and Technology, Southwest Jiaotong University, Chengdu 611756, China. Early Release Online on 2024-05-07.

#### **Research Experience**

**FPGA-Accelerated Low-Precision Tensorized Transformer Training System,** Santa Barbara, USA 2024/ 9-present <u>Undergraduate Participant in Subject Competitions</u>; Advisor: Zheng Zhang, Professor in Electrical & Computer Engineering, UCSB

- Developed a low-precision tensorized Transformer training system on FPGA, utilizing an FP16 matrix-multiplication framework as the baseline to support tensor-tensor contraction and compared performance against FP32 in latency, memory usage, and energy efficiency.
- Collaborated in a high level group to integrate tensor operations with a Transformer training framework, optimizing contraction sequences and maximizing hardware parallelism for efficient training.
- Led efforts in a low level group to Eexplore FP168 and FP86 implementations for reduced precision, conducting simulations to validate performance and energy savings, aiming to extend low-precision hardware capabilities for AI model training.

Undergraduate Participant in Subject Competitions; Advisor: Bongjin Kim, Professor in Electrical & Computer Engineering, UCSB

- Designed a pipelined RISC-V CPU in Verilog, implementing with a multi-stage pipeline to improve instruction throughput and overall CPU efficiency.
- Developed all supporting digital circuits for the CPU pipeline architecture, including ALU, control units, and memory blocks, using Cadence Virtuoso for schematic design and simulation.
- Conducted extensive performance testing and verification to ensure timing accuracy, resource efficiency, and operational stability, achieving successful simulation and integration of the CPU in a VLSI environment.

#### IoT Design: Voice Impairment Assistance System Based on ESP32, Chengdu, China

2024/4-2024/9

Undergraduate Participant in Subject Competitions; Advisor: Xing Ding, Assistant Researcher at the School of Information Science and Technology, SWJTU

- Developed a speech impairment assistance system on a microcontroller (ESP32-S3).
- **⊕** Implemented a two-way voice communication system using MQTT.
- Used a piezoelectric sensor to replace a regular microphone, reducing noise in noisy environments for clearer voice transmission.

#### Chip Defect Detection System Design on edge device, Chengdu, China

2023/4-2023/9

Undergraduate Research Assistant; Advisor: ZhixiongDi, professor at the School of Information Science and Technology, SWJTU

- Implemented a chip defect detection system and an intelligent management system with user interface on a embedded device.
- Trained neural network models for chip defect recognition and deployed the model on PYNQ platform.
- The project achieved third place in the national awards, showcasing its innovative approach to enhancing functionality within limited hardware constraints.

#### MathorCup College Mathematical Modeling Challenge, Chengdu, China

2023/4

Undergraduate Participant in Subject Competitions; Advisor: Wang Lu, professor at the School of Mathematics, SWJTU

- Developed a multi-objective model to enhance parcel flow, route count, and workload efficiency in response to disruptions like site closures or transport route halts in the logistics network.
- Created a logistics-based road multi-objective planning model, utilizing the simulated annealing algorithm to optimize the volume of road transportation.
- Employed the Monte Carlo algorithm for random attacks, assessing and comparing the robustness of the original logistics network against the network with newly added sites.

#### **Publication**

Lin, W., Zhou, R., & Di, Z.\* (2024). Design and Optimization of Chip Defect Detection Model Based on YOLOv3. School of Information Science and Technology, Southwest Jiaotong University, Chengdu 611756, China. Early Release Online on 2024-05-07.

#### Skills and Others

**Language**: Chinese (Native); English (Fluent)

**Programming Skills**: C, C++, Verilog, Python, Matlab, STM32 programming (ARM Cortex-M microcontroller development), Espressif development tools

Tools: Cadence Virtuoso, Keil, STM32CubeMX, Synopsys DC Compiler, Vivado, Quartus

•

Hobbies: Badminton, Swimming, Cycling, Singing Language: Chinese (Native); English (Fluent)

Computer Skills: Proficient in C, Verilog, Word, Python and other languages, Familiar with python and other-

languages

**Programming Skills:** 

Proficient in C, C++, Verilog, Python, Matlab

Familiar with STM32 programming (ARM Cortex-M microcontroller development), Python

Tools: Keil, STM32CubeMX, Word

Hobbies: Swimming, Badminton, Cycling, Singing